

# **DS36954 Quad Differential Bus Transceiver**

Check for Samples: DS36954

### **FEATURES**

- Pinout for SCSI Interface
- Compact 20-Pin PLCC or SOIC Package
- Meets EIA-485 Standard for Multipoint Bus Transmission
- Greater than 60 mA Source/Sink Currents
- Thermal Shutdown Protection
- Glitch-Free Driver Outputs on Power Up and Down

### **Connection Diagram**



### See Package Number FN (S-PQCC-J20)



See Package Number DW (R-PDSO-G20)

#### DESCRIPTION

The DS36954 is a low power, quad EIA-485 differential bus transceiver especially suited for high speed, parallel, multipoint, I/O bus applications. A compact 20-pin surface mount PLCC or SOIC package provides high transceiver integration and a very small PC board footprint.

Propagation delay skew between devices is specified to aid in parallel interface designs—limits on maximum and minimum delay times are verified.

Five devices can implement a complete SCSI initiator or target interface. Three transceivers in a package are pinned out for data bus connections. The fourth transceiver, with the flexibility provided by its individual enables, can serve as a control bus transceiver.

### **Logic Diagram**



₩.

Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.





These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

Absolute Maximum Ratings (1)(2)

| Aboolate maximum ratings                     |                        |
|----------------------------------------------|------------------------|
| Supply Voltage                               | 7V                     |
| Control Input Voltage                        | V <sub>CC</sub> + 0.5V |
| Driver Input Voltage                         | V <sub>CC</sub> + 0.5V |
| Driver Output Voltage/Receiver Input Voltage | −10V to +15V           |
| Receiver Output Voltage                      | 5.5V                   |
| Continuous Power Dissipation @ +25°C         |                        |
| FN Package                                   | 1.73W                  |
| DW Package                                   | 1.73W                  |
| Derate FN Package                            | 13.9 mW/°C above +25°C |
| Derate DW Package                            | 13.7 mW/°C above +25°C |
| Storage Temperature Range                    | −65°C to +150°C        |
| Lead Temperature (Soldering 4 Sec.)          | 260°C                  |

<sup>(1) &</sup>quot;Absolute Maximum Ratings" are those values beyond which the safety of the device cannot be verified. They are not meant to imply that the devices should be operated at these limits. The tables of "Electrical Characteristics" specify conditions for device operation.

### **Recommended Operating Conditions**

|                                                  | Min  | Max  | Units |
|--------------------------------------------------|------|------|-------|
| Supply Voltage, V <sub>CC</sub>                  | 4.75 | 5.25 | V     |
| Bus Voltage                                      | -7   | +12  | V     |
| Operating Free Air Temperature (T <sub>A</sub> ) | 0    | +70  | °C    |

## Electrical Characteristics (1)(2)

Over Supply Voltage and Operating Temperature ranges, unless otherwise specified

| Symbol          | Parameter                                                                                       | Conditions                                       |                         | Min | Тур  | Max  | Units |
|-----------------|-------------------------------------------------------------------------------------------------|--------------------------------------------------|-------------------------|-----|------|------|-------|
| DRIVER C        | HARACTERISTICS                                                                                  |                                                  |                         | ,   |      | •    |       |
| $V_{ODL}$       | Differential Driver Output Voltage (Full                                                        | $I_L = 60 \text{ mA}$                            |                         | 1.5 | 1.9  |      | ٧     |
|                 | Load)                                                                                           | $V_{CM} = 0V$                                    |                         |     |      |      |       |
| $V_{OD}$        | Differential Driver Output Voltage                                                              | $R_L = 100\Omega$ (EIA-422)                      |                         | 2.0 | 2.25 |      | ٧     |
|                 | (Termination Load)                                                                              | $R_L = 54\Omega \text{ (EIA-485)}$               | 1.5                     | 2.0 |      | >    |       |
| ΔIVODI          | Change in Magnitude of Driver<br>Differential Output Voltage for<br>Complementary Output States | $R_L = 54 \text{ or } 100\Omega^{(3)}$ (Figure 1 |                         |     | 0.2  | V    |       |
| V <sub>OC</sub> | Driver Common Mode Output Voltage                                                               | $R_L = 54\Omega$ (Figure 1) (EIA-48              | 35)                     |     |      | 3.0  | ٧     |
| ΔΙVΟCΙ          | Change in Magnitude of Common<br>Mode Output Voltage                                            | <sup>(3)</sup> (Figure 1) (EIA-422/485)          |                         |     |      | 0.2  | ٧     |
| $V_{OH}$        | Output Voltage High                                                                             | I <sub>OH</sub> = −55 mA                         |                         | 2.7 | 3.2  |      | ٧     |
| $V_{OL}$        | Output Voltage Low                                                                              | I <sub>OL</sub> = 55 mA                          | I <sub>OL</sub> = 55 mA |     | 1.4  | 1.7  | ٧     |
| $V_{IH}$        | Input Voltage High                                                                              |                                                  |                         | 2.0 |      |      | >     |
| $V_{IL}$        | Input Voltage Low                                                                               |                                                  |                         |     |      | 0.8  | ٧     |
| $V_{CL}$        | Input Clamp Voltage                                                                             | I <sub>CL</sub> = −18 mA                         |                         |     |      | -1.5 | ٧     |

<sup>(1)</sup> Current into device pins is defined as positive. Current out of device pins is defined as negative. All voltages are referenced to ground unless otherwise specified.

<sup>(2)</sup> If Military/Aerospace specified devices are required, please contact the Texas Instrument Sales Office/ Distributors for availability and specifications.

<sup>(2)</sup> All typicals are given for  $V_{CC} = 5V$  and  $T_A = 25$ °C.

<sup>(3)</sup> Δ IVODI and Δ IVOCI are changes in magnitude of V<sub>OD</sub> and V<sub>OC</sub>, respectively, that occur when the input changes state.

<sup>(4)</sup> In EIA Standards EIA-422 and EIA-485, V<sub>OC</sub>, which is the average of the two output voltages with respect to ground, is called output offset voltage, V<sub>OS</sub>.



# Electrical Characteristics (1)(2) (continued)

Over Supply Voltage and Operating Temperature ranges, unless otherwise specified

| Symbol           | Parameter                                    | Con                                                      | ditions                 | Min   | Тур   | Max  | Units |
|------------------|----------------------------------------------|----------------------------------------------------------|-------------------------|-------|-------|------|-------|
| I <sub>IH</sub>  | Input High Current                           | V <sub>IN</sub> = 2.4V <sup>(5)</sup>                    |                         |       |       | 20   | μΑ    |
| I <sub>IL</sub>  | Input Low Current                            | V <sub>IN</sub> = 0.4V <sup>(5)</sup>                    |                         |       |       | -20  | μA    |
| I <sub>osc</sub> | Driver Short-Circuit Output Current (6)      | V <sub>O</sub> = −7V (EIA-485)                           |                         |       | -130  | -250 | mA    |
|                  |                                              | V <sub>O</sub> = 0V (EIA-422)                            |                         |       | -90   | -150 | mA    |
|                  |                                              | V <sub>O</sub> = +12V (EIA-485)                          |                         |       | 130   | 250  | mA    |
| RECEIVE          | R CHARACTERISTICS                            |                                                          |                         |       |       |      |       |
| I <sub>OSR</sub> | Short Circuit Output Current                 | $V_{O} = 0V^{(6)}$                                       | $V_{O} = 0V^{(6)}$      |       |       |      | mA    |
| l <sub>OZ</sub>  | TRI-STATE Output Current                     | $V_O = 0.4V$ to 2.4V                                     |                         |       |       | 20   | μΑ    |
| V <sub>OH</sub>  | Output Voltage High                          | $V_{ID} = 0.2V$ , $I_{OH} = 0.4$ mA                      |                         | 2.4   | 3.0   |      | V     |
| V <sub>OL</sub>  | Output Voltage Low                           | $V_{ID} = -0.2V, I_{OL} = 4 \text{ mA}$                  |                         |       | 0.35  | 0.5  | V     |
| $V_{TH}$         | Differential Input High Threshold Voltage    | $V_{\rm O} = V_{\rm OH}, I_{\rm O} = -0.4 \text{ mA}$ (I | EIA-422/485)            |       | 0.03  | 0.2  | V     |
| V <sub>TL</sub>  | Differential Input Low Threshold Voltage (7) | $V_{\rm O} = V_{\rm OL}$ , $I_{\rm O} = 4.0$ mA (EI      | -0.2<br>0               | -0.03 |       | V    |       |
| V <sub>HST</sub> | Hysteresis (8)                               | $V_{CM} = 0V$                                            | $V_{CM} = 0V$           |       | 60    |      | mV    |
| DRIVER A         | AND RECEIVER CHARACTERISTICS                 | I.                                                       |                         | "     | I     | I    |       |
| V <sub>IH</sub>  | Enable Input Voltage High                    |                                                          |                         | 2.0   |       |      | V     |
| V <sub>IL</sub>  | Enable Input Voltage Low                     |                                                          |                         |       |       | 0.8  | V     |
| V <sub>CL</sub>  | Enable Input Clamp Voltage                   | I <sub>CL</sub> = −18 mA                                 |                         |       |       | -1.5 | V     |
| I <sub>IN</sub>  | Line Input Current (9)                       | Other Input = 0V                                         | V <sub>I</sub> = +12V   |       | 0.5   | 1.0  | mA    |
|                  |                                              | DE/RE = 0.8V<br>DE4 = 0.8V                               | V₁ = -7V                |       | -0.45 | -0.8 | mA    |
| $I_{\text{ING}}$ | Line Input Current (9)                       | Other Input = 0V                                         | V <sub>I</sub> = +12V   |       |       | 1.0  | mA    |
|                  |                                              | DE/RE and DE4 = 2V<br>$V_{CC}$ = 3.0V<br>$T_A$ = +25°C   | V <sub>I</sub> = −7V    |       |       | -0.8 | mA    |
| I <sub>IH</sub>  | Enable Input Current High                    | V <sub>IN</sub> = 2.4V                                   | V <sub>CC</sub> = 3.0V  |       | 1     | 40   | μA    |
|                  |                                              | DE/RE                                                    | V <sub>CC</sub> = 4.75V |       | 1     |      | μΑ    |
|                  |                                              |                                                          | V <sub>CC</sub> = 5.25V |       | 1     | 40   | μΑ    |
|                  |                                              | V <sub>IN</sub> = 2.4V<br>DE4 or RE4                     | $V_{CC} = 3.0V$         |       | 1     | 20   | μΑ    |
|                  |                                              | DE4 or RE4                                               | V <sub>CC</sub> = 5.25V |       | 1     | 20   | μΑ    |
| I <sub>IL</sub>  | Enable Input Current Low                     | V <sub>IN</sub> <u>= 0</u> .8V                           | $V_{CC} = 3.0V$         |       | -6    | -40  | μΑ    |
|                  |                                              | DE/RE                                                    | V <sub>CC</sub> = 4.75V |       | -12   |      | μΑ    |
|                  |                                              |                                                          | V <sub>CC</sub> = 5.25V |       | -14   | -40  | μΑ    |
|                  |                                              | $V_{IN} = 0.8V$                                          | V <sub>CC</sub> = 3.0V  |       | -3    | -20  | μΑ    |
|                  |                                              | DE4 or $\overline{RE4}$ $V_{CC} = 5.25V$                 |                         |       | -7    | -20  | μΑ    |
| I <sub>CCD</sub> | Supply Current (10)                          | No Load, DE/RE and DE4                                   | 1 = 2.0V                |       | 75    | 90   | mA    |
| I <sub>CCR</sub> | Supply Current (10)                          | No Load, DE/RE and RE4                                   | V8.0 = 1                |       | 50    | 70   | mA    |

 $I_{\rm IH}$  and  $I_{\rm IL}$  include driver input current and receiver TRI-STATE leakage current on DR(1–3). Short one output at a time.

<sup>(6)</sup> 

Threshold parameter limits specified as an algebraic value rather than by magnitude.

 <sup>(8)</sup> Hysteresis defined as V<sub>HST</sub> = V<sub>TH</sub> - V<sub>TL</sub>.
 (9) I<sub>IN</sub> includes the receiver input current and driver TRI-STATE leakage current.

<sup>(10)</sup> Total package supply current.



### **Switching Characteristics**

Over Supply Voltage and Operating Temperature ranges, unless otherwise specified.

| Symbol                          | Parameter                                                   | Co                                    | nditions                                                            | Min | Тур | Max | Units |
|---------------------------------|-------------------------------------------------------------|---------------------------------------|---------------------------------------------------------------------|-----|-----|-----|-------|
| DRIVER SIN                      | IGLE-ENDED CHARACTERISTICS                                  |                                       |                                                                     |     |     |     |       |
| t <sub>PZH</sub>                | Output Enable Time to High Level                            | $R_L = 110\Omega$                     | (Figure 6)                                                          |     | 35  | 40  | ns    |
| t <sub>PZL</sub>                | Output Enable Time to Low Level                             |                                       | (Figure 8)                                                          |     | 25  | 40  | ns    |
| t <sub>PHZ</sub>                | Output Disable Time to High Level                           |                                       | (Figure 6)                                                          |     | 15  | 25  | ns    |
| t <sub>PLZ</sub>                | Output Disable Time to Low Level                            |                                       | (Figure 8)                                                          |     | 35  | 40  | ns    |
| DRIVER DIF                      | FERENTIAL CHARACTERISTICS                                   |                                       |                                                                     |     |     |     |       |
| t <sub>r</sub> , t <sub>f</sub> | Rise and Fall Time                                          | $R_L = 54\Omega$                      |                                                                     |     | 13  | 16  | ns    |
| t <sub>PLHD</sub>               | Differential Propagation                                    |                                       | $C_L = 50 \text{ pF}$ $C_D = 15 \text{ pF}$ (Figure 3 Figure 4 (1)) |     | 15  | 19  | ns    |
| t <sub>PHLD</sub>               | Delays (2)                                                  | (Figure 3 Figure                      |                                                                     |     | 12  | 19  | ns    |
| t <sub>SKD</sub>                | t <sub>PLHD</sub> - t <sub>PHLD</sub>   Diff. Skew          |                                       |                                                                     |     | 3   | 6   | ns    |
| RECEIVER                        | CHARACTERISTICS                                             |                                       |                                                                     |     |     |     |       |
| t <sub>PLHD</sub>               | Differential Propagation Delays                             | C <sub>L</sub> = 15 pF                |                                                                     | 9   | 14  | 19  | ns    |
| t <sub>PHLD</sub>               |                                                             | V <sub>CM</sub> = 2.0V<br>(Figure 10) |                                                                     | 9   | 13  | 19  | ns    |
| t <sub>SKD</sub>                | t <sub>PLHD</sub> - t <sub>PHLD</sub>   Diff. Receiver Skew | (Figure 10)                           |                                                                     |     | 1   | 3   | ns    |
| t <sub>PZH</sub>                | Output Enable Time to High Level                            | C <sub>L</sub> = 15 pF                |                                                                     |     | 15  | 22  | ns    |
| t <sub>PZL</sub>                | Output Enable Time to Low Level                             | (Figure 15)                           |                                                                     |     | 20  | 30  | ns    |
| t <sub>PHZ</sub>                | Output Disable Time from High Level                         |                                       |                                                                     |     | 20  | 30  | ns    |
| t <sub>PLZ</sub>                | Output Disable Time from Low Level                          |                                       |                                                                     |     | 17  | 25  | ns    |

 <sup>(1)</sup> Propagation Delay Timing for Calculations of Driver Differential Propagation Delays
 (2) Differential propagation delays are calculated from single-ended propagation delays measured from driver input to the 20% and 80% levels on the driver outputs (Figure 16) .



### PARAMETER MEASUREMENT INFORMATION



Figure 1. Driver V<sub>OD</sub> and V<sub>OC</sub><sup>(3)</sup>



Figure 2. Receiver V<sub>OH</sub> and V<sub>OL</sub>



- (1) The input pulse is supplied by a generator having the following characteristics: f = 1.0 MHz, 50% duty cycle, trand tf < 6.0 ns,  $ZO = 50\Omega$
- (2) C<sub>L</sub> includes probe and stray capacitance.

Figure 3. Driver Differential Propagation Delay Load Circuit



(1) Differential propagation delays are calculated from single-ended propagation delays measured from driver input to the 20% and 80% levels on the driver outputs (Figure 16).

Figure 4. Driver Differential Propagation Delays and Transition Times

(3) C<sub>L</sub> includes probe and stray capacitance.





S1 to OA for DI = 3VS1 to OB for DI = 0V

- (1) The input pulse is supplied by a generator having the following characteristics: f = 1.0 MHz, 50% duty cycle, trand tf < 6.0 ns, ZO = 50Ω.</p>
- (2) C<sub>L</sub> includes probe and stray capacitance.

Figure 5.



Figure 6. Driver Enable and Disable Timing (t<sub>PZH</sub>, t <sub>PHZ</sub>)



S1 to OA for DI = 0VS1 to OB for DI = 3V

- (1) The input pulse is supplied by a generator having the following characteristics: f = 1.0 MHz, 50% duty cycle, trand tf < 6.0 ns, ZO = 50Ω.</p>
- (2) C<sub>L</sub> includes probe and stray capacitance.

Figure 7.





Figure 8. Driver Enable and Disable Timing (t<sub>PZL</sub>, t<sub>PLZ</sub>)



- (1) The input pulse is supplied by a generator having the following characteristics: f = 1.0 MHz, 50% duty cycle, trand tf < 6.0 ns, ZO = 50Ω.</p>
- (2) C<sub>L</sub> includes probe and stray capacitance.

Figure 9.



Figure 10. Receiver Differential Propagation Delay Timing



- (1) The input pulse is supplied by a generator having the following characteristics: f = 1.0 MHz, 50% duty cycle, trand tf < 6.0 ns, ZO = 50Ω.</p>
- (2)  $C_L$  includes probe and stray capacitance.
- (3) Diodes are 1N916 or equivalent.
- (4) On transceivers 1–3 the driver is loaded with receiver input conditions when DE/RE is high. Do not exceed the package power dissipation limit when testing.

Figure 11.

Submit Documentation Feedback





S1 1.5V S2 Open S3 Closed

Figure 12.



S1 -1.5V S2 Closed C3 Open

Figure 13.



S1 1.5V S2 Closed C3 Closed

Figure 14.



S1 -1.5V S2 Closed C3 Closed

Figure 15. Receiver Enable and Disable Timing

Submit Documentation Feedback





$$\mathsf{T_{CP}} = \frac{(\mathsf{T_{fb}} \times \mathsf{T_{rb}}) - (\mathsf{T_{ra}} \times \mathsf{T_{fa}})}{\mathsf{T_{rb}} - \mathsf{T_{ra}} - \mathsf{T_{fa}} + \mathsf{T_{fb}}}$$

 $T_{ra},\,T_{rb},\,T_{fa}$  and  $T_{fb}$  are propagation delay measurements to the 20% and 80% levels.  $T_{CP}$  = Crossing Point

Figure 16. Propagation Delay Timing for Calculations of Driver Differential Propagation Delays



## **REVISION HISTORY**

| Changes from Revision B (April 2013) to Revision C |                                                    |  |   |  |  |  |  |
|----------------------------------------------------|----------------------------------------------------|--|---|--|--|--|--|
| •                                                  | Changed layout of National Data Sheet to TI format |  | 9 |  |  |  |  |



## **PACKAGE OPTION ADDENDUM**

10-Dec-2020

#### PACKAGING INFORMATION

www.ti.com

| Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan     | Lead finish/<br>Ball material | MSL Peak Temp       | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|------------------|--------|--------------|--------------------|------|----------------|--------------|-------------------------------|---------------------|--------------|-------------------------|---------|
| DS36954M/NOPB    | ACTIVE | SOIC         | DW                 | 20   | 36             | RoHS & Green | SN                            | Level-3-260C-168 HR | 0 to 70      | DS36954<br>M            | Samples |
| DS36954MX/NOPB   | ACTIVE | SOIC         | DW                 | 20   | 1000           | RoHS & Green | SN                            | Level-3-260C-168 HR | 0 to 70      | DS36954<br>M            | Samples |

(1) The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.





10-Dec-2020

**PACKAGE MATERIALS INFORMATION** 

www.ti.com 5-Jan-2022

## TAPE AND REEL INFORMATION





| Α0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
|    | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



### \*All dimensions are nominal

| Device         | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|----------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| DS36954MX/NOPB | SOIC            | DW                 | 20 | 1000 | 330.0                    | 24.4                     | 10.9       | 13.3       | 3.25       | 12.0       | 24.0      | Q1               |

www.ti.com 5-Jan-2022



#### \*All dimensions are nominal

| Device         | Package Type | Package Drawing | Pins SPQ |      | Length (mm) | Width (mm) | Height (mm) |  |
|----------------|--------------|-----------------|----------|------|-------------|------------|-------------|--|
| DS36954MX/NOPB | SOIC         | DW              | 20       | 1000 | 367.0       | 367.0      | 45.0        |  |

# PACKAGE MATERIALS INFORMATION

www.ti.com 5-Jan-2022

### **TUBE**



#### \*All dimensions are nominal

| Device        | Package Name | Package Type | Pins | SPQ | L (mm) | W (mm) | T (µm) | B (mm) |
|---------------|--------------|--------------|------|-----|--------|--------|--------|--------|
| DS36954M/NOPB | DW           | SOIC         | 20   | 36  | 495    | 15     | 5842   | 7.87   |



SOIC



#### NOTES:

- 1. All linear dimensions are in millimeters. Dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.

  2. This drawing is subject to change without notice.

  3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not
- exceed 0.15 mm per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.43 mm per side.
- 5. Reference JEDEC registration MS-013.



SOIC



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



SOIC



NOTES: (continued)

- 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 9. Board assembly site may have different recommendations for stencil design.



### **IMPORTANT NOTICE AND DISCLAIMER**

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2022, Texas Instruments Incorporated