# 3 Amp V<sub>TT</sub> Termination Regulator DDR1, DDR2, DDR3, LPDDR3, DDR4

The NCP51402 is a source/sink Double Data Rate (DDR) termination regulator specifically designed for low input voltage and low–noise systems where space is a key consideration.

The NCP51402 maintains a fast transient response and only requires a minimum output capacitance of 20  $\mu$ F. The NCP51402 supports a remote sensing function and all power requirements for DDR V<sub>TT</sub> bus termination. The NCP51402 can also be used in low–power chipsets and graphics processor cores that require dynamically adjustable output voltages.

The NCP51402 is available in the thermally–efficient DFN10 Exposed Pad package, and is rated both Green and Pb–free.

### Features

- Input Voltage Rails: Supports 2.5 V, 3.3 V and 5 V Rails
- PV<sub>CC</sub> Voltage Range: 1.1 to 3.5 V
- Integrated Power MOSFETs
- Fast Load–Transient Response
- P<sub>GOOD</sub> Logic output pin to Monitor V<sub>TT</sub> Regulation
- EN Logic input pin for Shutdown mode
- V<sub>RI</sub> Reference Input Allows for Flexible Input Tracking Either Directly or Through Resistor Divider
- Remote Sensing (V<sub>TTS</sub>)
- Built-in Under Voltage Lockout and Over Current Limit
- Thermal Shutdown
- Small, Low–Profile 10–pin, 3x3 DFN Package
- These Devices are Pb-Free and are RoHS Compliant

### Applications

- DDR Memory Termination
- Desktop PC's, Notebooks, and Workstations
- Servers and Networking equipment
- Telecom/Datacom, GSM Base Station
- Graphics Processor Core Supplies
- Set Top Boxes, LCD-TV/PDP-TV, Copier/Printers
- Chipset/RAM Supplies as Low as 0.5 V
- Active Bus Termination

### DDR3/DDR4 SELECTOR GUIDE

|          | VTT        | DDR   | VTT   | VTT        |
|----------|------------|-------|-------|------------|
|          | Startup    | Level | Droop | Capacitor  |
| NCP51400 | Soft Start | 3 / 4 | Yes   | Cer/Poly   |
| NCP51401 | <35usec    | 3/4   | Yes   | Cer/Poly   |
| NCP51402 | <35usec    | 4     | No*   | Cer/Poly   |
| NCP51403 | <35usec    | 4     | No*   | Cer/PM=45° |

\* Recommended for New DDR4 Designs

(see notes on page 6)



# **ON Semiconductor®**

www.onsemi.com



DFN10, 3x3, 0.5P CASE 506CL

### MARKING DIAGRAM



(Note: Microdot may be in either location)

### **PIN CONNECTION**



### **ORDERING INFORMATION**

| Device        | Package            | Shipping <sup>†</sup> |
|---------------|--------------------|-----------------------|
| NCP51402MNTXG | DFN10<br>(Pb-Free) | 3000 / Tape &<br>Reel |

+For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, BRD8011/D.

### **PIN FUNCTION DESCRIPTION**

| Pin Number | Pin Name          | Pin Function                                                                                                                                                       |
|------------|-------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1          | V <sub>RI</sub>   | $V_{TT}$ External Reference Input ( set to $V_{DDQ}$ / 2 thru resistor network ).                                                                                  |
| 2          | PV <sub>CC</sub>  | Power input. Internally connected to the output source MOSFET.                                                                                                     |
| 3          | V <sub>TT</sub>   | Power Output of the Linear Regulator.                                                                                                                              |
| 4          | P <sub>GND</sub>  | Power Ground. Internally connected to the output sink MOSFET.                                                                                                      |
| 5          | V <sub>TTS</sub>  | $V_{TT}$ Sense Input. The $V_{TTS}$ pin provides accurate remote feedback sensing of $V_{TT}$ . Connect $V_{TTS}$ to the remote DDR termination bypass capacitors. |
| 6          | V <sub>RO</sub>   | Independent Buffered V <sub>TT</sub> Reference Output. Sources and sinks over 5 mA. Connect to GND thru 0.1 $\mu$ F ceramic capacitor.                             |
| 7          | EN                | Shutdown Control Input. CMOS compatible input. Logic high = enable, logic low = shutdown. Connect to $V_{DDQ}$ for normal operation.                               |
| 8          | GND               | Common Ground.                                                                                                                                                     |
| 9          | P <sub>GOOD</sub> | Power Good (Open Drain output).                                                                                                                                    |
| 10         | V <sub>CC</sub>   | Analog power supply input. Connect to GND thru a 1 – 4.7 $\mu$ F ceramic capacitor.                                                                                |
|            | THERMAL<br>PAD    | Pad for thermal connection. The exposed pad must be connected to the ground plane using multiple vias for maximum power dissipation performance.                   |

### **ABSOLUTE MAXIMUM RATINGS**

| Rating                                                                                                               | Symbol             | Value        | Unit |
|----------------------------------------------------------------------------------------------------------------------|--------------------|--------------|------|
| V <sub>CC</sub> , PV <sub>CC</sub> , V <sub>TT</sub> , V <sub>TTS</sub> , V <sub>RI</sub> , V <sub>RO</sub> (Note 1) |                    | -0.3 to 6.0  | V    |
| EN, P <sub>GOOD</sub> (Note 1)                                                                                       |                    | -0.3 to 6.0  | V    |
| P <sub>GND</sub> to GND (Note 1)                                                                                     |                    | -0.3 to +0.3 | V    |
| Storage Temperature                                                                                                  | T <sub>STG</sub>   | –55 to 150   | °C   |
| Operating Junction Temperature Range                                                                                 | TJ                 | 150          | °C   |
| ESD Capability, Human Body Model (Note 2)                                                                            | ESD <sub>HBM</sub> | 2000         | V    |

Stresses exceeding those listed in the Maximum Ratings table may damage the device. If any of these limits are exceeded, device functionality should not be assumed, damage may occur and reliability may be affected.
Refer to ELECTRICAL CHARACTERISTICS and APPLICATION INFORMATION for Safe Operating Area.
This device series incorporates ESD protection and is tested by the following method:

ESD Human Body Model tested per AEC–Q100–002 (EIA/JESD22–A114) ESD Machine Model tested per AEC–Q100–003 (EIA/JESD22–A115) Latchup Current Maximum Rating tested per JEDEC standard: JESD78.

### **DISSIPATION RATINGS**

| Package    | T <sub>A</sub> = 25°C Power Rating | Derating Factor above<br>T <sub>A</sub> = 25°C | T <sub>A</sub> = +85°C Power Rating |
|------------|------------------------------------|------------------------------------------------|-------------------------------------|
| 10–Pin DFN | 1.92 W                             | 19 mW/°C                                       | 0.79 W                              |

### **RECOMMENED OPERATING CONDITIONS**

| Rating                         | Symbol                                            | Value        | Unit |
|--------------------------------|---------------------------------------------------|--------------|------|
| Supply Voltage                 | V <sub>CC</sub>                                   | 2.375 to 5.5 | V    |
| Voltage Range                  | V <sub>RO</sub>                                   | -0.1 to 1.8  | V    |
|                                | V <sub>RI</sub>                                   | 0.5 to 1.8   |      |
|                                | $PV_{CC}$ , $V_{TT}$ , $V_{TTS}$ , EN, $P_{GOOD}$ | -0.1 to 3.5  |      |
|                                | P <sub>GND</sub>                                  | -0.1 to +0.1 |      |
| Operating Free–Air Temperature | T <sub>A</sub>                                    | -40 to +125  | °C   |

Functional operation above the stresses listed in the Recommended Operating Ranges is not implied. Extended exposure to stresses beyond the Recommended Operating Ranges limits may affect device reliability.

### ELECTRICAL CHARACTERISTICS

 $-40^{\circ}C \leq T_A \leq 125^{\circ}C; \ V_{CC} = 3.3 \ V; \ PV_{CC} = 1.8 \ V; \ V_{RI} = V_{TTS} = 0.9 \ V; \ EN = V_{CC}; \ C_{OUT} = 3 \ x \ 10 \ \mu F \ (Ceramic); \ unless \ otherwise \ noted.$ 

| Parameter                         | Conditions                                               | Symbol                | Min  | Тур | Max   | Units |
|-----------------------------------|----------------------------------------------------------|-----------------------|------|-----|-------|-------|
| SUPPLY CURRENT                    |                                                          |                       |      |     |       |       |
| V <sub>CC</sub> Supply Current    | $T_A = +25^{\circ}C$ , EN = 3.3 V, No Load               | I <sub>VCC</sub>      |      | 0.7 | 1     | mA    |
| V <sub>CC</sub> Shutdown Current  | $T_A = +25^{\circ}C$ , EN = 0 V, $V_{RI} = 0$ V, No Load | IVCC SHD              |      | 65  | 80    | μΑ    |
|                                   | $T_A$ = +25°C, EN = 0 V, $V_{RI}$ > 0.4 V, No Load       |                       |      | 200 | 400   | 1     |
| V <sub>CC</sub> UVLO Threshold    | Wake–up, $T_A = +25^{\circ}C$                            | V <sub>UVLO</sub>     | 2.15 | 2.3 | 2.375 | V     |
|                                   | Hysteresis                                               |                       |      | 50  |       | mV    |
| PV <sub>CC</sub> Supply Current   | $T_A = +25^{\circ}C$ , EN = 3.3 V, No Load               | I <sub>PVCC</sub>     |      | 1   | 50    | μΑ    |
| PV <sub>CC</sub> Shutdown Current | $T_A = +25^{\circ}C$ , EN = 0 V, No Load                 | I <sub>PVCC SHD</sub> |      | 0.1 | 50    | μΑ    |
|                                   |                                                          |                       |      |     |       |       |

### V<sub>TT</sub> OUTPUT

| V <sub>TT</sub> Output DC Voltage                   | $PV_{CC}$ = 1.50 V, $V_{RO}$ = 0.75 V, $I_{TT}$ = 0 A                                                                                                                    | V <sub>OS</sub>  |     | 0.75  |     | mV |
|-----------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------|-----|-------|-----|----|
|                                                     | $PV_{CC} = 1.35 \text{ V}, V_{RO} = 0.675 \text{ V}, I_{TT} = 0 \text{ A}$                                                                                               |                  |     | 0.675 |     |    |
|                                                     | $PV_{CC} = 1.20 \text{ V}, \text{ V}_{RO} = 0.60 \text{ V}, \text{ I}_{TT} = 0 \text{ A}$                                                                                |                  |     | 0.60  |     |    |
| V <sub>TT</sub> Output Tolerance to V <sub>RO</sub> | $PV_{CC} = 1.50 \text{ V}, \text{ V}_{RO} = 0.75 \text{ V}$                                                                                                              |                  | -18 |       | +18 | mV |
| –2 A < I <sub>TT</sub> < 2 A                        | $\begin{array}{l} {\sf PV}_{CC} = 1.20 \; {\sf V}, \; {\sf V}_{RO} = 0.60 \; {\sf V} \\ {\sf PV}_{CC} = 1.35 \; {\sf V}, \; {\sf V}_{RO} = 0.675 \; {\sf V} \end{array}$ |                  | -20 |       | +20 |    |
| Source Current Limit                                | V <sub>TTS</sub> = 90% * V <sub>RO</sub>                                                                                                                                 |                  | 3   |       | 4.5 | А  |
| Sink Current Limit                                  | V <sub>TTS</sub> = 110% * V <sub>RO</sub>                                                                                                                                |                  | 3.5 |       | 5.5 | А  |
| V <sub>TT</sub> Rise Time                           | Enable to V_TT = 95% of V_RI, V_TT has 100 $\mu F$ ceramic cap load, V_RI = 600 mV                                                                                       |                  |     | 25    | 35  | μs |
| Discharge MOSFET<br>On–resistance                   | $V_{RI} = 0 V, V_{TT} = 0.3 V, EN = 0 V, T_A = +25^{\circ}C$                                                                                                             | R <sub>DIS</sub> |     | 18    | 25  | Ω  |

## V<sub>RI</sub> – INPUT REFERENCE

| V <sub>RI</sub> Voltage Range      |                        | V <sub>RI</sub>      | 0.5 |     | 1.8 | V  |
|------------------------------------|------------------------|----------------------|-----|-----|-----|----|
| V <sub>RI</sub> Input-bias Current | EN = 3.3 V             | I <sub>RI</sub>      |     |     | +1  | μΑ |
| V <sub>RI</sub> UVLO Voltage       | V <sub>RI</sub> rising | V <sub>RI UVLO</sub> | 360 | 390 | 435 | mV |
|                                    | Hysteresis             | V <sub>RI HYS</sub>  |     | 60  |     |    |

### V<sub>RO</sub> – OUTPUT REFERENCE

| V <sub>RO</sub> Voltage                              |                                                                               | V <sub>RI</sub> |    | V   |    |
|------------------------------------------------------|-------------------------------------------------------------------------------|-----------------|----|-----|----|
| $V_{\text{RO}}$ Voltage Tolerance to $V_{\text{RI}}$ | $I_{RO} = \pm 10 \text{ mA}, \ 0.6 \text{ V} \leq V_{RI} \leq 1.25 \text{ V}$ | –15             |    | +15 | mV |
| V <sub>RO</sub> Source Current Limit                 | V <sub>RO</sub> = 0 V                                                         | 10              | 40 |     | mA |
| V <sub>RO</sub> Sink Current Limit                   | V <sub>RO</sub> = 0 V                                                         | 10              | 40 |     | mA |

### P<sub>GOOD</sub> – POWERGOOD COMPARATOR

| P <sub>GOOD</sub> Lower Threshold    | (with respect to $V_{RO}$ )                                         | -23.5% | -20% | -17.5% | V/V |
|--------------------------------------|---------------------------------------------------------------------|--------|------|--------|-----|
| P <sub>GOOD</sub> Upper Threshold    | (with respect to V <sub>RO</sub> )                                  | 17.5%  | 20%  | 23.5%  |     |
| P <sub>GOOD</sub> Hysteresis         |                                                                     |        | 5%   |        |     |
| P <sub>GOOD</sub> Start-up Delay     | Start–up rising edge, $V_{TTS}$ within 15% of $V_{RO}$              |        | 2    |        | ms  |
| P <sub>GOOD</sub> Leakage Current    | $V_{TTS} = V_{RI} (P_{GOOD} = True)$<br>$P_{GOOD} = V_{CC} + 0.2 V$ |        |      | 1      | μΑ  |
| P <sub>GOOD</sub> = False Delay      | $V_{TTS}$ is beyond $\pm 20\%$ $P_{GOOD}$ trip thresholds           |        | 10   | •      | μs  |
| P <sub>GOOD</sub> Output Low Voltage | I <sub>GOOD</sub> = 4 mA                                            |        |      | 0.4    | V   |

### **ELECTRICAL CHARACTERISTICS**

Thermal Shutdown Hysteresis

 $-40^{\circ}C \leq T_{A} \leq 125^{\circ}C; \ V_{CC} = 3.3 \ V; \ PV_{CC} = 1.8 \ V; \ V_{RI} = V_{TTS} = 0.9 \ V; \ EN = V_{CC}; \ C_{OUT} = 3 \ x \ 10 \ \mu\text{F} \ (Ceramic); \ unless \ otherwise \ noted.$ 

| Parameter                    | Conditions                     | Symbol             | Min | Тур | Max | Units |
|------------------------------|--------------------------------|--------------------|-----|-----|-----|-------|
| EN – ENABLE LOGIC            |                                |                    |     |     |     |       |
| Logic Input Threshold        | EN Logic high                  | VIH                | 1.7 |     |     | V     |
|                              | EN Logic low                   | V <sub>IL</sub>    |     |     | 0.3 |       |
| Hysteresis Voltage           | EN pin                         | V <sub>ENHYS</sub> |     | 0.5 |     | V     |
| Logic Leakage Current        | EN pin, T <sub>A</sub> = +25°C | I <sub>ILEAK</sub> | -1  |     | +1  | μΑ    |
| THERMAL SHUTDOWN             |                                |                    |     |     |     |       |
| Thermal Shutdown Temperature |                                | T <sub>SD</sub>    |     | 150 |     | °C    |

Product parametric performance is indicated in the Electrical Characteristics for the listed test conditions, unless otherwise noted. Product performance may not be indicated by the Electrical Characteristics if operated under different conditions.

Т<sub>SH</sub>

25

°C



Figure 1. Typical DDR-3 Application Schematic

### General

The NCP51402 is a sink/source tracking termination regulator specifically designed for low input voltage and low external component count systems where space is a key application parameter. The NCP51402 integrates a high-performance, low-dropout (LDO) linear regulator that is capable of both sourcing and sinking current. The LDO regulator employs a fast feedback loop so that small ceramic capacitors can be used to support the fast load transient response. To achieve tight regulation with minimum effect of trace resistance, a remote sensing terminal,  $V_{TTS}$ , should be connected to the positive terminal of the output capacitors as a separate trace from the high current path from  $V_{TT}$ .

### V<sub>RI</sub> – Generation of Internal Voltage Reference

The output voltage,  $V_{TT}$ , is regulated to  $V_{RO}$ . When  $V_{RI}$  is configured for standard DDR termination applications,  $V_{RI}$  can be set by an external equivalent ratio voltage divider connected to the memory supply bus ( $V_{DDQ}$ ). The NCP51402 supports  $V_{RI}$  voltage from 0.5 V to 1.8 V, making it versatile and ideal for many types of low–power LDO applications.

### V<sub>RO</sub> – Reference Output

When it is configured for DDR termination applications,  $V_{RO}$  generates the DDR  $V_{TT}$  reference voltage for the memory application. It is capable of supporting both a sourcing and sinking load of 10 mA.  $V_{RO}$  becomes active when  $V_{RI}$  voltage rises to 435 mV and  $V_{CC}$  is above the UVLO threshold. When  $V_{RO}$  is less than 360 mV, it is disabled and subsequently discharges to GND through an internal 10 k $\Omega$  MOSFET.  $V_{RO}$  is independent of the EN pin state.

### EN – Enable Control

When EN is driven high, the NCP51402  $V_{TT}$  regulator begins normal operation. When EN is driven low,  $V_{TT}$  is discharges to GND through an internal 18– $\Omega$  MOSFET.  $V_{REF}$  remains on when EN is driven low.

### P<sub>GOOD</sub> – PowerGood

The NCP51402 provides an open-drain  $P_{GOOD}$  output that goes high when the  $V_{TT}$  output is within  $\pm 20\%$  of  $V_{RO}$ .  $P_{GOOD}$  de-asserts within 10  $\mu$ s after the output exceeds the limits of the PowerGood window. During initial  $V_{TT}$  startup,  $P_{GOOD}$  asserts high 2 ms after the  $V_{TT}$  enters power good window. Because  $P_{GOOD}$  is an open-drain output, a 100 k $\Omega$ , pull-up resistor between  $P_{GOOD}$  and a stable active supply voltage rail is required.

The LDO has a constant over–current limit (OCL). Note that the OCL level reduces by one–half when the output voltage is not within the power good window. This reduction is non–latch protection. For  $V_{CC}$  under–voltage lockout (UVLO) protection, the NCP51402 monitors  $V_{CC}$  voltage. When the  $V_{CC}$  voltage is lower than the UVLO threshold voltage, both the  $V_{TT}$  and  $V_{RO}$  regulators are powered off. This shutdown is also non–latch protection.

### Thermal Shutdown with Hysteresis

If the NCP51402 is to operate in elevated temperatures for long durations, care should be taken to ensure that the maximum operating junction temperature is not exceeded. To guarantee safe operation, the NCP51402 provides on-chip thermal shutdown protection. When the chip junction temperature exceeds 150°C, the part will shutdown. When the junction temperature falls back to 125°C, the device resumes normal operation. If the junction temperature exceeds the thermal shutdown threshold then the V<sub>TT</sub> and V<sub>RO</sub> regulators are both shut off, discharged by the internal discharge MOSFETs. The shutdown is a non-latch protection.

### **Tracking Startup and Shutdown**

The NCP51402 also supports tracking startup and shutdown when EN is tied directly to the system bus and not used to turn on or turn off the device. During tracking startup,  $V_{TT}$  follows  $V_{RO}$  once  $V_{RI}$  voltage is greater than 435 mV.  $V_{RI}$  follows the rise of  $V_{DDQ}$  memory supply rail via a voltage divider.  $P_{GOOD}$  is asserted 2 ms after  $V_{TT}$  is within ±20% of  $V_{RO}$ . During tracking shutdown,  $V_{TT}$  falls following  $V_{RO}$  until  $V_{RO}$  reaches 360 mV. Once  $V_{RO}$  falls below 360 mV, the internal discharge MOSFETs are turned on and quickly discharge both  $V_{RO}$  and  $V_{TT}$  to GND.  $P_{GOOD}$  is de–asserted once  $V_{TT}$  is beyond the ±20% range of  $V_{RO}$ .

|          | VTT<br>Startup | DDR<br>Level | VTT<br>Droop | VTT<br>Capacitor |
|----------|----------------|--------------|--------------|------------------|
| NCP51400 | Soft Start     | 3/4          | Yes          | Cer/Poly         |
| NCP51401 | <35usec        | 3/4          | Yes          | Cer/Poly         |
| NCP51402 | <35usec        | 4            | No*          | Cer/Poly         |
| NCP51403 | <35usec        | 4            | No*          | Cer/PM=45°       |

#### DDR3/DDR4 SELECTOR GUIDE

\* Recommended for New DDR4 Designs

### VTT Startup Time

In order to speed up the time it takes a modern computer to Boot–up or Resume after Stand–by, some newer motherboard specs require VTT to rise from 0 V to 95% of VTT in less than 35  $\mu$ sec. This new requirement is met in the new ON Semiconductor NCP51401, NCP51402 and NCP51403 devices.



#### Figure 2.

### Legacy DDR2/3, DDR4 and Droop

When the popular, now industry-standard, 51200compatible devices were first introduced, the PC memory industry was transitioning from DDR2 (VTT = 900 mV) to DDR3 (VTT = 750 mV) and a value of  $\pm$ 14 mV of Droop per  $\pm$ 1.5 amps of DC current was designed-in. This value of Droop was appropriate for the DDR2 and DDR3 memory in use at the time, but this amount of Droop has now become excessive for DDR4. For example for DDR4 with a VTT voltage of 600 mV, the 5% error tolerance is  $\pm$ 30 mV, which leaves no transient-response margin for a DC load of  $\pm$ 2 amps. This excessive DDR2/3 Droop issue of using 51200 devices in newer DDR4 applications has been solved in the new ON Semiconductor NCP51402 and NCP51403 devices, which have no Droop for improved, high-current DDR4 transient response.

### VTT Droop

Droop is a technique to reduce error voltage due to a transient, or as a design tradeoff, to reduce system cost for a given transient magnitude, by using smaller, less expensive capacitors. Figure 2 shows the transient response in a system without droop and is showing a peak-to-peak error voltage of  $\pm 30$  mV. Figure 3 shows the same magnitude of transient response, but this time the regulation is performed \*with\* droop. For example the magnitude of the transient in Figure 3 is +30 mV = +20 mV - (-10 mV) which is the same magnitude as in Figure 2, but since the output voltage is allowed to sag 10 mV when loaded (as opposed to the "perfect" Load Regulation, i.e. 0 mV of VTT output voltage sag as shown in Figure 2) then this same +30 mV transient starts at -10 mV and now only peaks to +20 mV. The net result is that with 10 mV of droop, the overall, peak-to-peak error voltage has been reduced from ±30 mV to  $\pm 20$  mV.



Figure 3.

### **VTT Capacitor Selection**

Many 51200–compatible devices have specified VTT capacitor ESR requirements and must be loaded with at least 20  $\mu$ F of ceramic capacitance in order to guarantee stability. In contrast, the NCP51400, NCP51401 and NCP51402 were all designed to be stable with a wide range of ESR and can use both ceramic and higher–ESR, polymer capacitors.

Extending the NCP5140x family of parts, in applications that have specified phase margin requirements, we have introduced the NCP51403 which has 45° of phase margin when VTT is loaded with a ceramic capacitance of 40  $\mu$ F. However just like our competitor's 51200–compatible devices, the NCP51403 cannot be loaded solely with polymer capacitors because the 45° phase margin reduces the ESR–stability range of the VTT capacitor.





| DOCUMENT NUMBER:                                                                                                                                                        | 98AON88041E      | Electronic versions are uncontrolled except when accessed directly from the Document Repository.<br>Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. |             |  |  |  |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|--|--|--|
| DESCRIPTION:                                                                                                                                                            | DFN10, 3X3, 0.5P |                                                                                                                                                                                     | PAGE 1 OF 1 |  |  |  |
| ON Semiconductor and 🔟 are trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. |                  |                                                                                                                                                                                     |             |  |  |  |

ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. ON Semiconductor does not convey any license under its patent rights nor the rights of others.

ON Semiconductor and are trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. ON Semiconductor owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of ON Semiconductor's product/patent coverage may be accessed at <u>www.onsemi.com/site/pdf/Patent-Marking.pdf</u>. ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using ON Semiconductor products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by ON Semiconductor. "Typical" parameters which may be provided in ON Semiconductor date sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. ON Semiconductor does not convey any license under its patent rights nor the rights of others. ON Semiconductor products are not designed, intended, or authorized for use a a critical component in life support systems or any FDA Class 3 medical devices or medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase or use ON Semiconductor houteds for any such unintended or unauthorized application, Buyer shall indemnify and hold ON Semiconductor and its officers, employees, subsidiaries

#### PUBLICATION ORDERING INFORMATION

#### LITERATURE FULFILLMENT:

### TECHNICAL SUPPORT

ON Semiconductor Website: www.onsemi.com

Email Requests to: orderlit@onsemi.com

North American Technical Support: Voice Mail: 1 800–282–9855 Toll Free USA/Canada Phone: 011 421 33 790 2910 Europe, Middle East and Africa Technical Support: Phone: 00421 33 790 2910 For additional information, please contact your local Sales Representative