# ASNT8143-KHC Generator of DC-to-24*Gb/s* PRBS with Selectable Polynomials

- Full-length (2<sup>9</sup>-1) or (2<sup>10</sup>-1) pseudo-random binary sequence (PRBS) generator
- Selectable power of the Polynomial
- DC to 24*Gb/s* output data rate
- Additional output delayed by half of the sequence period
- Asynchronous reset signal for elimination of the "all zeros" initial state
- Fully differential CML input interface
- Fully differential CML output interface with 400mV single-ended swing
- Single +3.3V or -3.3V power supply
- Power consumption: 805mW
- Custom CQFN 24-pin package



### DESCRIPTION



Fig. 1. Functional Block Diagram

The ASNT8143-KHC SiGe IC shown in Fig. 1 provides a selectable full 511-bit or 1023-bit long pseudorandom binary sequence (PRBS) signal according to either a  $(x^9 + x^4 + 1)$ , or a  $(x^{10} + x^7 + 1)$  polynomial respectively, where  $x^D$  represents a delay of D clock cycles. This is implemented as a linear feedback shift register (LSFR) in which the outputs of either the ninth and fourth, or tenth and seventh flip-flops are combined together by an XOR function, and provided as an input to the first flip-flop of the register. The polynomial is selected through the external control signal off10.

The LSFR-based PRBS generator produces binary states, excluding the "all zeros" state that is illegal for the XOR-based configuration. To eliminate this state that locks the LSFR and prevents PRBS generation, an asynchronous external active-low preset signal rstnp/rstnn is implemented in the circuit. When the preset is asserted, LSFR is set to the All-"1" state that is enough for activation of the PRBS generation. When the preset is released, the chip delivers one consecutive bit of the PRBS signal to output pins qp/qn per each rising edge of clock clkp/clkn, starting from the above mentioned state.

An additional copy of the same PRBS signal delayed by half of the sequence period is delivered to pins qxorp/qxorn, and can be used to double the frequency of the output signal using an external multiplexer (e.g. ASNT5150 part) or XOR (e.g. ASNT5140 part ) as shown in Fig. 2.



Fig. 2. PRBS Frequency Doubling



Fig. 3. 24Gbps PRBS Output Eye Diagram (Simulation, Slow Corner, 125°C)

All I/O stages are back terminated to **vcc** with on-chip 50*Ohm* resistors and may be used in either DC or AC coupling modes (see also POWER SUPPLY CONFIGURATION). In the first mode, the input signal's common mode voltage should comply with the specifications shown in ELECTRICAL CHARACTERISTICS. In the second mode, the input termination provides the required common mode voltage automatically. The differential DC signaling mode is recommended for optimal performance.



## POWER SUPPLY CONFIGURATION

The part can operate with either a negative supply (vcc = 0.0V = ground and vee = -3.3V), or a positive supply (vcc = +3.3V and vee = 0.0V = ground). In case of a positive supply, all I/Os need AC termination when connected to any devices with 50Ohm termination to ground. Different PCB layouts will be needed for each different power supply combination.

All the characteristics detailed below assume vcc = 0.0V and vee = -3.3V.

### ABSOLUTE MAXIMUM RATINGS

Caution: Exceeding the absolute maximum ratings may cause damage to this product and/or lead to reduced reliability. Functional performance is specified over the recommended operating conditions for power supply and temperature only. AC and DC device characteristics at or beyond the absolute maximum ratings are not assumed or implied. All min and max voltage limits are referenced to ground (assumed VCC).

Table 1. Absolute Maximum Ratings

| Parameter                   | Min | Max  | Units |
|-----------------------------|-----|------|-------|
| Supply Voltage (vee)        |     | -3.6 | V     |
| Power supply current        |     | 350  | mA    |
| RF Input Voltage Swing (SE) |     | 1.0  | V     |
| Case Temperature            |     | +90  | °C    |
| Storage Temperature         | -40 | +100 | °C    |
| Operational Humidity        | 10  | 98   | %     |
| Storage Humidity            | 10  | 98   | %     |



Offices: 310-530-9400 / Fax: 310-530-9402

www.adsantec.com

## **TERMINAL FUNCTIONS**

| TERMINAL       |                 | <b>A</b> L | DESCRIPTION                                                     |  |  |  |
|----------------|-----------------|------------|-----------------------------------------------------------------|--|--|--|
| Name No. Type  |                 | Type       |                                                                 |  |  |  |
|                | High-Speed I/Os |            |                                                                 |  |  |  |
| rstn_p         | 11              | CML        | Differential high-speed asynchronous reset (active low) inputs  |  |  |  |
| rstn_n         | 9               | input      | with internal SE 50 <i>Ohm</i> termination to <b>VCC</b>        |  |  |  |
| clk_p          | 21              | CML        | Differential clock input signals with internal 50 <i>Ohm</i>    |  |  |  |
| clk_n          | 23              | input      | termination to VCC                                              |  |  |  |
| qp             | 17              | CML        | Differential data outputs. Require external SE 50 <i>Ohm</i>    |  |  |  |
| qn             | 15              | output     | termination to VCC                                              |  |  |  |
| qxorp          | 5               | CML        | Differential delayed sequence data outputs. Require external SE |  |  |  |
| qxorn          | 3               | output     | 50 <i>Ohm</i> termination to <b>VCC</b>                         |  |  |  |
| Control Signal |                 |            |                                                                 |  |  |  |
| off10          | 7               | CMOS       | 3.3V CMOS input with internal 1 <i>MOhm</i> pull-up to vcc      |  |  |  |
|                |                 | input      |                                                                 |  |  |  |

| TERMINAL |                                 | DESCRIPTION       |              |                                            |  |  |  |  |
|----------|---------------------------------|-------------------|--------------|--------------------------------------------|--|--|--|--|
| Name     | No.                             | Type              |              |                                            |  |  |  |  |
|          | Supply and Termination Voltages |                   |              |                                            |  |  |  |  |
| Name     | Description                     |                   | ion          | Pin Number                                 |  |  |  |  |
| vcc      | Positive power supply           |                   | r supply     | 2, 4, 6, 8, 10, 12, 14, 16, 18, 20, 22, 24 |  |  |  |  |
|          | (+3.3V  or  0)                  |                   | : 0)         |                                            |  |  |  |  |
| vee      | Negative power supply           |                   | er supply    | 1, 13, 19                                  |  |  |  |  |
|          | (                               | 0 <i>V</i> or -3. | 3 <i>V</i> ) |                                            |  |  |  |  |



Offices: 310-530-9400 / Fax: 310-530-9402

www.adsantec.com

## **ELECTRICAL CHARACTERISTICS**

| PARAMETER                           | MIN     | TYP    | MAX         | UNIT        | COMMENTS                                |
|-------------------------------------|---------|--------|-------------|-------------|-----------------------------------------|
| General Parameters                  |         |        |             |             |                                         |
| vee                                 | -3.1    | -3.3   | -3.5        | V           | ±6%                                     |
| VCC                                 |         | 0.0    |             | V           | External ground                         |
| <i>I</i> vee                        | 218     | 244    | 277         | mA          |                                         |
| Power consumption                   |         | 805    |             | mW          |                                         |
| Junction temperature                | -40     | 25     | 125         | $^{\circ}C$ |                                         |
|                                     |         | HS Inp | ut Clock    | (clkp/clk   | kn)                                     |
| Frequency                           | DC      |        | 24          | GHz         |                                         |
| Swing                               | 0.15    |        | 0.8         | V           | Differential or SE, p-p                 |
| CM Voltage Level                    | vcc-0.8 |        | VCC         | V           | Must match for both inputs              |
| HS Output Data (qp/qn, qxorp/qxorn) |         |        |             |             |                                         |
| Swing (SE)                          | 280     | 440    |             | mV          |                                         |
| CM Voltage Level                    | vcc-0.8 |        | VCC         | V           |                                         |
| Output Jitter                       |         | 2.5    |             | ps          | Peak-to-peak                            |
|                                     |         | Reset  | Signal (rs  | tnp/rstn    | n)                                      |
| Frequency                           | DC      |        | 15          | GHz         |                                         |
| Rise time                           |         |        | 20          | %           | of the clock period                     |
| Recovery time                       | 36      |        |             | ps          |                                         |
| Swing                               | 0.05    |        | 0.8         | V           | Differential p-p                        |
| CM Voltage Level                    | vcc-0.8 |        | VCC         | V           |                                         |
|                                     |         | PRBS   | Select Sign | nal (off1   | 5)                                      |
| High voltage level                  | vcc-0.4 |        | VCC         | V           |                                         |
| Low voltage level                   | vee     |        | vee+0.4     | V           | Do not apply voltages below <b>vee!</b> |

### PACKAGE INFORMATION

The chip die is housed in a custom 24-pin CQFN package shown in **Error! Reference source not found.**. The package provides a center heat slug located on its back side to be used for heat dissipation. ADSANTEC recommends for this section to be soldered to the **vcc** plain, which is ground for a negative supply, or power for a positive supply.

The part's identification label is ASNT8143-KHC. The first 8 characters of the name before the dash identify the bare die including general circuit family, fabrication technology, specific circuit type, and part version while the 3 digits after the underscore represent the package's manufacturer, type, and pin out count.

This device complies with Commission Delegated Directive (EU) 2015/863 of 4 June 2015 amending Annex II to Directive 2011/65/EU of the European Parliament and of the Council as regards the list of restricted substances (Text with EEA relevance) on the restriction of the use of certain hazardous substances in electrical and electronics equipment (RoHS Directive) in accordance with the definitions set forth in the directives for all ten substances.

Offices: 310-530-9400 / Fax: 310-530-9402

www.adsantec.com



Fig. 4. CQFN 24-Pin Package Drawing (All Dimensions in mm)

## **REVISION HISTORY**

| Revision | Date    | Changes         |  |  |
|----------|---------|-----------------|--|--|
| 1.0.2    | 08-2021 | Initial release |  |  |