

[Sample &](http://www.ti.com/product/LMH6629?dcmp=dsproject&hqs=sandbuy&#samplebuy)  $\frac{1}{2}$  Buy





SNOSB18I –APRIL 2010–REVISED DECEMBER 2014

# **LMH6629 Ultra-Low Noise, High-Speed Operational Amplifier with Shutdown**

**Technical** [Documents](http://www.ti.com/product/LMH6629?dcmp=dsproject&hqs=td&#doctype2)

- 
- Input Voltage Noise 0.69 nV/√Hz ultrasound systems.
- 
- 
- 
- 
- 
- 
- 
- 
- 
- 

- <span id="page-0-2"></span>• Instrumentation Amplifiers
- 
- 
- 
- Medical Imaging Systems
- 
- 
- <span id="page-0-0"></span>• Trans-Impedance Amplifier

## <span id="page-0-1"></span>**1 Features 3 Description**

Tools & [Software](http://www.ti.com/product/LMH6629?dcmp=dsproject&hqs=sw&#desKit)

Specified for  $V_s = 5$  V,  $R_L = 100 \Omega$ ,  $A_V = 10V/V$  The LMH6629 is a high-speed, ultra-low noise  $M/20N$  amplifier designed for applications requiring wide WSON-8 Package, unless Specified. –3dB bandwidth with high gain and low noise such as in<br>Bandwidth 900 MHz communication, test and measurement, optical and

Support & **[Community](http://www.ti.com/product/LMH6629?dcmp=dsproject&hqs=support&#community)** 

으리

Input Offset Voltage Max. Over Temperature ±0.8 The LMH6629 operates on 2.7-V to 5.5-V supply with mV<br>mV an input common mode range that extends below<br>Slew Rate 1600 V/ us common mode range that extends below ground and outputs that swing to within 0.8  $\vee$  of the  $H\Box$  @ f = 1 MHz,  $2V_{PP}$  -90 dBc<br>• Frails for ease of use in single supply applications.<br>• Heavy loads up to ±250 mA can be driven by high-HD3 @ f = 1 MHz, 2V<sub>PP</sub> −94 dBc<br>frequency large signals with the LMH6629's -3dB<br>frequency large signals with the LMH6629's -3dB<br>handwidth of 900 MHz and 1600 V/us slew rate The bandwidth of 900 MHz and 1600 V/ $\mu$ s slew rate. The • Typical Supply Current 15.5 mA LMH6629 (WSON-8 package only) has userselectable internal compensation for minimum gains • Selectable Min. Gain ≥4 or ≥10 V/V of 4 or 10 controlled by pulling the COMP pin low or Enable Time: 75 ns<br>
Output Current ±250 mA<br>
Output Current ±250 mA<br>
Compensation capacitors required in competitive compensation capacitors required in competitive • WSON-8 and SOT-23-5 Packages devices. Compensation for the SOT-23-5 package is internally set for a minimum stable gain of 10 V/V. The WSON-8 package also provides the power-down **<sup>2</sup> Applications** enable/disable feature.

The low-input noise (0.69 nV/ $\sqrt{Hz}$  and 2.6 pA/ $\sqrt{Hz}$ ), • Ultrasound Pre-amps low distortion (HD2/HD3 <sup>=</sup> <sup>−</sup><sup>90</sup> dBc/−<sup>94</sup> dBc) and ultra-low DC errors (800  $\mu$ V V<sub>OS</sub> maximum over Opto-Electronics **temperature**,  $\pm 0.45$   $\mu$ V/°C drift) allow precision operation in both ac- and dc-coupled applications.

Base-Station Amplifiers **• EXECUTE:** The LMH6629 is fabricated in Texas Instruments' proprietary SiGe process and is available in a 3 mm  $\times$ • Low-Noise Single Ended to Differential <sup>3</sup> mm 8-pin WSON package as well as the SOT-23-5 Conversion package.

#### **Device Information[\(1\)](#page-0-0)**



(1) For all available packages, see the orderable addendum at the end of the datasheet.

#### **Transimpedance Amplifier**



# **Table of Contents**





# <span id="page-1-0"></span>**4 Revision History**

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.



## **Changes from Revision F (March 2013) to Revision G Page**





# <span id="page-2-0"></span>**5 Pin Configuration and Functions**





#### **Pin Functions**



# <span id="page-3-0"></span>**6 Specifications**

### <span id="page-3-1"></span>**6.1 Absolute Maximum Ratings**

over operating free-air temperature range (unless otherwise noted)  $(1)(2)(3)$ 



(1) Stresses beyond those listed under *Absolute Maximum Ratings* may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under *Recommended Operating Conditions*. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

(2) If Military/Aerospace specified devices are required, please contact the Texas Instruments Sales Office/ Distributors for availability and specifications.

(3) Electrical table values apply only for factory testing conditions at the temperature indicated. Factory testing conditions result in very limited self-heating of the device such that  $T_J = T_A$ . No guarantee of parametric performance is indicated in the electrical tables under conditions of internal self-heating where  $T_{J}$  >  $T_{A}$ .

### <span id="page-3-2"></span>**6.2 ESD Ratings**



(1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process. Manufacturing with less than 500-V HBM is possible with the necessary precautions. Pins listed as ±2000 V may actually have higher performance.

(2) JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process. Manufacturing with less than 250-V CDM is possible with the necessary precautions. Pins listed as  $\pm$ 750 V may actually have higher performance.

# <span id="page-3-3"></span>**6.3 Recommended Operating Conditions**

over operating free-air temperature range (unless otherwise noted)<sup>(1)</sup>



(1) Absolute maximum ratings indicate limits beyond which damage to the device may occur. Operating Ratings indicate conditions for which the device is intended to be functional, but specific performance is not ensured. For ensured specifications and the test conditions, see the Electrical Characteristics.

#### <span id="page-3-4"></span>**6.4 Thermal Information**



(1) For more information about traditional and new thermal metrics, see the *IC Package Thermal Metrics* application report, [SPRA953](http://www.ti.com/lit/pdf/spra953).



### <span id="page-4-0"></span>**6.5 Electrical Characteristics 5V**

The following specifications apply for single supply with V<sub>S</sub> = 5 V, R<sub>L</sub> = 100 Ω terminated to 2.5 V, gain = 10V/V, V<sub>O</sub> = 2V<sub>PP</sub>,  $V_{CM}$  = V<sub>S</sub>/2, COMP Pin = HI (WSON-8 package), unless otherwise noted.<sup>(1)</sup>



(1) Electrical table values apply only for factory testing conditions at the temperature indicated. Factory testing conditions result in very limited self-heating of the device such that  $T_J = T_A$ . No guarantee of parametric performance is indicated in the electrical tables under conditions of internal self-heating where  $T_J$  >  $T_A$ .

(2) All limits are ensured by testing or statistical analysis

(3) Typical numbers are the most likely parametric norm.

SNOSB18I –APRIL 2010–REVISED DECEMBER 2014 **[www.ti.com](http://www.ti.com)**

## **Electrical Characteristics 5V (continued)**

The following specifications apply for single supply with V<sub>S</sub> = 5 V, R<sub>L</sub> = 100  $\Omega$  terminated to 2.5 V, gain = 10V/V, V<sub>O</sub> = 2V<sub>PP</sub>,  $V_{CM} = V_s/2$ , COMP Pin = HI (WSON-8 package), unless otherwise noted.<sup>[\(1\)](#page-9-0)</sup>



(4) The maximum continuous output current  $(I_{\text{OUT}})$  is determined by device power dissipation limitations. Continuous short circuit operation at elevated ambient temperature can result in exceeding the maximum allowed junction temperature of 150°C

(5) Drift determined by dividing the change in parameter at temperature extremes by the total temperature change.

(6) Negative input current implies current flowing out of the device

Simulation results.



### **Electrical Characteristics 5V (continued)**

The following specifications apply for single supply with V<sub>S</sub> = 5 V, R<sub>L</sub> = 100 Ω terminated to 2.5 V, gain = 10V/V, V<sub>O</sub> = 2V<sub>PP</sub>,  $\rm V_{CM}$  = V<sub>S</sub>/2, COMP Pin = HI (WSON-8 package), unless otherwise noted.<sup>[\(1\)](#page-9-0)</sup>



**EXAS STRUMENTS** 

**[LMH6629](http://www.ti.com/product/lmh6629?qgpn=lmh6629)**

SNOSB18I –APRIL 2010–REVISED DECEMBER 2014 **[www.ti.com](http://www.ti.com)**

### <span id="page-7-0"></span>**6.6 Electrical Characteristics 3.3V**

The following specifications apply for single supply with V<sub>S</sub> = 3.3 V, R<sub>L</sub> = 100 Ω terminated to 1.65 V, gain = 10V/V, V<sub>O</sub> = 1  $V_{PP}$ ,  $V_{CM}$  =  $V_{S}/2$ , COMP Pin = HI (WSON-8 package), unless otherwise noted.<sup>(1)</sup>



(1) Electrical table values apply only for factory testing conditions at the temperature indicated. Factory testing conditions result in very limited self-heating of the device such that T<sub>J</sub> = T<sub>A</sub>. No guarantee of parametric performance is indicated in the electrical tables under

conditions of internal self-heating where  $T_J > T_A$ .<br>(2) All limits are ensured by testing or statistical analysis.

(3) Typical numbers are the most likely parametric norm.



### **Electrical Characteristics 3.3V (continued)**

The following specifications apply for single supply with V<sub>S</sub> = 3.3 V, R<sub>L</sub> = 100 Ω terminated to 1.65 V, gain = 10V/V, V<sub>O</sub> = 1  $V_{\text{PP}}$ ,  $V_{\text{CM}}$  =  $V_{\text{S}}/2$ , COMP Pin = HI (WSON-8 package), unless otherwise noted.<sup>[\(1\)](#page-9-0)</sup>



(4) The maximum continuous output current  $(I_{\text{OUT}})$  is determined by device power dissipation limitations. Continuous short circuit operation at elevated ambient temperature can result in exceeding the maximum allowed junction temperature of 150°C

(5) Drift determined by dividing the change in parameter at temperature extremes by the total temperature change.

(6) Negative input current implies current flowing out of the device.

(7) Simulation results.

# **Electrical Characteristics 3.3V (continued)**

The following specifications apply for single supply with V<sub>S</sub> = 3.3 V, R<sub>L</sub> = 100 Ω terminated to 1.65 V, gain = 10V/V, V<sub>O</sub> = 1  $V_{\text{PP}}$ ,  $V_{\text{CM}}$  =  $V_{\text{S}}/2$ , COMP Pin = HI (WSON-8 package), unless otherwise noted.<sup>[\(1\)](#page-9-0)</sup>

<span id="page-9-0"></span>



## <span id="page-10-0"></span>**6.7 Typical Performance Characteristics**

Unless otherwise specified,  $V_S = \pm 2.5V$ , R<sub>f</sub> = 240 Ω, R<sub>L</sub> = 100 Ω, V<sub>O</sub> = 2 V<sub>PP</sub>, COMP pin = HI, A<sub>V</sub> = +10 V/V, WSON-8 and SOT-23-5 packages (unless specifically noted).





### **[LMH6629](http://www.ti.com/product/lmh6629?qgpn=lmh6629)**

SNOSB18I –APRIL 2010–REVISED DECEMBER 2014 **[www.ti.com](http://www.ti.com)**

## **Typical Performance Characteristics (continued)**





Unless otherwise specified,  $V_S = \pm 2.5V$ , R<sub>f</sub> = 240 Ω, R<sub>L</sub> = 100 Ω, V<sub>O</sub> = 2 V<sub>PP</sub>, COMP pin = HI, A<sub>V</sub> = +10 V/V, WSON-8 and SOT-23-5 packages (unless specifically noted).













### **[LMH6629](http://www.ti.com/product/lmh6629?qgpn=lmh6629)** SNOSB18I –APRIL 2010–REVISED DECEMBER 2014 **[www.ti.com](http://www.ti.com)**

# **Typical Performance Characteristics (continued)**













## <span id="page-18-0"></span>**7 Detailed Description**

### <span id="page-18-1"></span>**7.1 Overview**

The LMH6629 is a high gain bandwidth, ultra low-noise voltage feedback operational amplifier. The excellent noise and bandwidth enables applications such as medical diagnostic ultrasound, magnetic tape and disk storage and fiberoptics to achieve maximum high frequency signal-to-noise ratios. The following discussion will enable the proper selection of external components to achieve optimum system performance.

## <span id="page-18-2"></span>**7.2 Functional Block Diagram**

The LMH6629 (WSON-8 package only) has some additional features to allow maximum flexibility. As shown in [Figure](#page-18-3) 48, there are provisions for low-power shutdown and two internal compensation settings, which are discussed in more detail in *[Compensation](#page-19-1)*. Also provided is a feedback (FB) pin which allows the placement of the feedback resistor directly adjacent to the inverting input (IN-) pin. This pin simplifies printed circuit board layout and minimizes the possibility of unwanted interaction between the feedback path and other circuit elements.



**Figure 48. 8-Pin WSON Pinout Diagram**

<span id="page-18-3"></span>The WSON-8 package requires the bottom-side Die Attach Paddle (DAP) to be soldered to the circuit board for proper thermal dissipation and to get the thermal resistance number specified. The DAP is tied to the V potential within the LMH6629 package. Thus, the circuit board copper area devoted to DAP heatsinking connection should be at the V- potential as well. Please refer to the package drawing for the recommended land pattern and recommended DAP connection dimensions.



**Figure 49. WSON–8 DAP(Top View)**



### <span id="page-19-0"></span>**7.3 Feature Description**

#### **7.3.1 WSON-8 Control Pins and SOT-23-5 Comparison**

The LMH6629 WSON-8 package has two digital control pins; PD and COMP pins. The PD pin, used for power down, floats high (device on) when not driven. When the PD pin is pulled low, the amplifier is disabled and the amplifier output stage goes into a high impedance state so the feedback and gain set resistors determine the output impedance of the circuit. The other control pin, the COMP pin, allows control of the internal compensation and defaults to the lower gain mode or logic 0.

The SOT-23-5 package has the following differences relative to the WSON-8 package:

- 1. No power down (shutdown) capability.
- 2. No COMP pin to set the minimum stable gain. SOT-23–5 package minimum stable gain is internally fixed to be 10V/V.
- 3. No feedback (FB) pin.

From a performance point of view, the WSON-8 and the SOT-23-5 packages perform very similarly except in the following areas:

- 1. **SSBW, Peaking, and 0.1 dB Bandwidth:** These differences are highlighted in the *Typical [Performance](#page-10-0) [Characteristics](#page-10-0)* and the *Electrical [Characteristics](#page-4-0) 5V* tables. Most notable differences are with small signal (0.2 Vpp) and close to the minimum stable gain of 10V/V.
- 2. **Distortion:** It is possible to get slightly different distortion performance. The board layout and decoupling capacitor return current routing strongly influence distortion performance.
- 3. **Output Current:** In heavy current applications, there will be differences between these package types because of the difference in their respective Thermal Resistances  $(R<sub>theta</sub>)$ .

#### <span id="page-19-1"></span>**7.3.2 Compensation**

The LMH6629 has two compensation settings that can be controlled by the COMP pin (WSON-8 package only). The default setting is set through an internal pulldown resistor and places the COMP pin at the logic 0 state. In this configuration the on-chip compensation is set to the maximum and bandwidth is reduced to enable stability at gains as low as 4V/V.

When this pin is driven to the logic 1 state, the internal compensation is decreased to allow higher bandwidth at higher gains. In this state, the minimum stable gain is 10V/V. Due to the reduced compensation, slew rate and large signal bandwidth are significantly enhanced for the higher gains.

#### **NOTE**

As mentioned earlier, the SOT-23-5 package does not offer the two compensation settings that the WSON-8 offers. The SOT-23-5 is internally set for a minimum gain of 10 V/V.

It is possible to externally compensate the LMH6629 for any of the following reasons, as shown in [Figure](#page-20-0) 50.

- To operate the SOT-23-5 package (which does not offer the COMP pin) at closed loop gains < 10V/V.
- To operate the WSON-8 package at gains below the minimum stable gain of 4V /V when the COMP pin is LO. **NOTE**: In this case, [Figure](#page-20-0) 50 "Constraint 1" may be changed to ≥ 4 V/V instead of ≥ 10 V/V.
- To operate either package at low gain and need maximum slew rate (COMP pin HI).





Constant1: 
$$
(1 + \frac{N_f}{R_g})(1 + \frac{N_b + N_c}{R_c}) \ge 10 \text{ V/V}
$$
  
Costraint 2: 
$$
\frac{1}{2\pi C_c R_c}
$$
 ≤ 90 MHz

**Figure 50. External Compensation**

<span id="page-20-0"></span>This circuit operates by increasing the Noise Gain (NG) beyond the minimum stable gain of the LMH6629 while maintaining a positive loop gain phase angle at 0 dB. There are two constraints shown in [Figure](#page-20-0) 50: "Constraint 1" ensures that NG has increased to at least 10 V/V when the loop gain approaches 0dB, and "Constraint 2" places an upper limit on the feedback phase lead network frequency to make sure it is fully effective in the frequency range when loop gain approaches 0dB. These two constraints allow one to estimate the "starting value" for  $R_c$  and  $C_c$  which may need to be fine tuned for proper response.

Here is an example worked out for more clarification:

- Assume that the objective is to use the SOT-23-5 version of the LMH6629 for a closed loop gain of +3.7 V/V using the technique shown in [Figure](#page-20-0) 50.
- Selecting  $R_f = 249 \Omega \rightarrow R_g = 91 \Omega \rightarrow R_{EQ} = 66.6 \Omega$ .
- For 50-Ω source termination (R<sub>s</sub>= 50 Ω), select R<sub>T</sub>= 50 Ω  $\rightarrow$  R<sub>p</sub> = 25 Ω.
- Using "Constraint 1" (= 10V/V) allows one to compute Rc ≊ 56 Ω. Using "Constraint 2" (= 90 MHz) defines the appropriate value of C $_{\rm c}$  ≊ 33 pF.
- The frequency response plot shown in [Figure](#page-21-0) 51 is the measured response with  $R_c$  and  $C_c$  values computed above and shows a -3 dB response of about 1 GHz.





$$
C_f = 1.5 \text{ pF}
$$

$$
R_A = 33 \Omega
$$

$$
R_B = 91 \Omega
$$

#### **Figure 51. SOT-23-5 Package Low Closed Loop Gain Operation with External Compensation**

<span id="page-21-0"></span>For the [Figure](#page-21-0) 51 measured results, a compensation capacitor (C<sub>f</sub>) was used across R<sub>f</sub> to compensate for the summing node net capacitance due to the board and the SOT-23-5 LMH6629. The  $R_A$  and  $R_B$  combination reduces the effective capacitance of Cf' by the ratio of 1+R<sub>B</sub> / R<sub>A</sub>, with the constraint that R<sub>B</sub> << R<sub>f</sub>, thereby allowing a practical capacitance value (> 1pF) to be used. The WSON-8 package does not need this compensation across  $R_f$  due to its lower parasitics.

With the COMP pin HI (WSON-8 package only) or with the SOT-23–5 package, this circuit achieves high slew rate and takes advantage of the LMH6629's superior low-noise characteristics without sacrificing stability, while enabling lower gain applications. It should be noted that the  $\mathsf{R}_{\rm c}$ ,  $\mathsf{C}_{\rm c}$  combination *does* lower the input impedance and increases noise gain at higher frequencies. With these values, the input impedance reduces by 3 dB at 490 MHz. The Noise Gain transfer function "zero" is given by [Equation](#page-21-1) 1 and it has a 3-dB increase at 32.8 MHz with these values:

<span id="page-21-1"></span>External Compensation Noise Gain Increase:

Noise Gain "zero" 
$$
\cong \frac{1}{2\pi (R_c + R_p + R_{\text{EQ}})C_c}
$$

(1)



#### **7.3.3 Cancellation of Offset Errors Due to Input Bias Currents**

The LMH6629 offers exceptional offset voltage accuracy. In order to preserve the low offset voltage errors, care must be taken to avoid voltage errors due to input bias currents. This is important in both inverting and noninverting applications.

<span id="page-22-1"></span>The non-inverting circuit is used here as an example. To cancel the bias current errors of the non-inverting configuration, the parallel combination of the gain setting  $(R_g)$  and feedback  $(R_f)$  resistors should equal the equivalent source resistance  $(R_{seq})$  as defined in [Figure](#page-22-0) 52. Combining this constraint with the non-inverting gain equation also seen in [Figure](#page-22-0) 52 allows both  $\mathsf{R}_{\mathsf{f}}$  and  $\mathsf{R}_{\mathsf{g}}$  to be determined explicitly from [Equation](#page-22-1) 2:

$$
R_f = A_V R_{seq} \text{ and } R_g = R_f/(A_V-1)
$$

**[LMH6629](http://www.ti.com/product/lmh6629?qgpn=lmh6629)**



**Figure 52. Non-Inverting Amplifier Configuration**

<span id="page-22-0"></span>When driven from a 0-Ω source, such as the output of an op amp, the non-inverting input of the LMH6629 should be isolated with at least a 25- $Ω$  series resistor.

As seen in [Figure](#page-22-2) 53, bias current cancellation is accomplished for the inverting configuration by placing a resistor (R<sub>b</sub>) on the non-inverting input equal in value to the resistance seen by the inverting input (R<sub>f</sub> || (R<sub>g</sub>+R<sub>s</sub>)).  $R_b$  should to be no less than 25 Ω for optimum LMH6629 performance. A shunt capacitor (not shown) can minimize the additional noise of  $\mathsf{R}_{\texttt{b}}$ .



<span id="page-22-2"></span>**Figure 53. Inverting Amplifier Configuration**

### **7.3.4 Total Input Noise vs. Source Resistance**

To determine maximum signal-to-noise ratios from the LMH6629, an understanding of the interaction between the amplifier's intrinsic noise sources and the noise arising from its external resistors is necessary. [Figure](#page-23-0) 54 describes the noise model for the non-inverting amplifier configuration showing all noise sources. In addition to the intrinsic input voltage noise (e<sub>n</sub>) and current noise (i<sub>n</sub> = i<sub>n</sub><sup>+</sup> = i<sub>n</sub><sup>-</sup>) source, there is also thermal voltage noise (e<sub>t</sub>  $=\sqrt{(4KTR)}$  associated with each of the external resistors.

**Figure 54. Non-Inverting Amplifier Noise Model**

<span id="page-23-0"></span>[Equation](#page-23-1) 3 provides the general form for total equivalent input voltage noise density  $(e_{ni})$ .

<span id="page-23-1"></span>General Noise Equation:

$$
e_{ni} = \sqrt{e_n^2 + (i_{n+}R_{Seq})^2 + 4kTR_{Seq} + (i_{n-} (R_f||R_g))^2 + 4kT(R_f||R_g)}
$$
 (3)

<span id="page-23-2"></span>[Equation](#page-23-1) 4 is a simplification of Equation 3 that assumes  $R_f || R_g = R_{seq}$  for bias current cancellation:

$$
e_{ni} = \sqrt{e_n^2 + 2(i_nR_{Seq})^2 + 4kT(2R_{Seq})}
$$

[Equation](#page-23-2) 4: Noise Equation with R<sub>f</sub>  $\parallel$  R<sub>g</sub> = R<sub>seq</sub> (4)

[Figure](#page-23-3) 55 schematically shows  $e_{ni}$  alongside V<sub>IN</sub> (the portion of V<sub>S</sub> source which reaches the non-inverting input of [Figure](#page-22-0) 52) and external components affecting gain (A<sub>v</sub>= 1 + R<sub>f</sub> / R<sub>g</sub>), all connected to an ideal noiseless amplifier.

<span id="page-23-3"></span>**Figure 55. Non-Inverting Amplifier Equivalent Noise Source Schematic**

cancellation





[Figure](#page-24-1) 56 illustrates the equivalent noise model using this assumption. Figure 57 is a plot of  $e_{ni}$  against equivalent source resistance ( $R_{seq}$ ) with all of the contributing voltage noise source of [Equation](#page-23-2) 4. This plot gives the expected e<sub>ni</sub> for a given (R<sub>seq</sub>) which assumes R<sub>f</sub>||R<sub>g</sub> = R<sub>seq</sub> for bias current cancellation. The total equivalent output voltage noise ( $e_{no}$ ) is  $e_{ni}^* A_v$ .



**Figure 56. Noise Model with R<sup>f</sup> ||R<sup>g</sup> = Rseq**

<span id="page-24-0"></span>As seen in [Figure](#page-24-1) 57, e<sub>ni</sub> is dominated by the intrinsic voltage noise (e<sub>n</sub>) of the amplifier for equivalent source resistances below 15 Ω. Between 15 Ω and 2.5 kΩ,  $e_{ni}$  is dominated by the thermal noise ( $e_t = \sqrt{(4kT(2R_{seq}))}$ ) of the equivalent source resistance  $R_{seq}$ . Incidentally, this is the range of  $R_{seq}$  values where the LMH6629 has the best (lowest) Noise Figure (NF) for the case where  $\mathsf{R}_\mathsf{seq} = \mathsf{R}_\mathsf{f} \; || \; \mathsf{R}_\mathsf{g}.$ 

Above\_2.5 kΩ, e<sub>ni</sub> is dominated by the amplifier's current noise (i<sub>n</sub> = √2 \* i<sub>n</sub>R<sub>seq</sub>). When R<sub>seq</sub> = 190 Ω (that is, R<sub>seq</sub> = e<sub>n</sub>/√2 \* i<sub>n</sub>), the contribution from voltage noise and current noise of LMH6629 is equal. For example, configured with a gain of +10V/V giving a −3dB of 825 MHz and driven from R<sub>seq</sub> = R<sub>f</sub> || R<sub>g</sub> = 20 Ω (e<sub>ņi</sub> = 1.07 nV√Hz <u>fr</u>om [Figure](#page-24-1) 57), the LMH6629 produces a total equivalent output noise voltage (e<sub>ni</sub> \* 10 V/V \* √(1.57 \* 825 MHz)) of 385  $\mu V_{rms}$ .



<span id="page-24-1"></span> $R_{\text{SEQ}} = R_F \parallel R_G$ 

**Figure 57. Voltage Noise Density vs. Source Resistance**

#### **[LMH6629](http://www.ti.com/product/lmh6629?qgpn=lmh6629)**

SNOSB18I –APRIL 2010–REVISED DECEMBER 2014 **[www.ti.com](http://www.ti.com)**



### **Feature Description (continued)**

If bias current cancellation is not a requirement, then  $R_f \parallel R_g$  does not need to equal  $R_{\rm seq}$ . In this case, according to [Equation](#page-23-1) 3, R<sub>f</sub> || R<sub>g</sub> should be as low as possible to minimize noise. Results similar to Equation 3 are obtained for the inverting configuration of [Figure](#page-22-2) 53 if  $R_{seq}$  is replaced by  $R_b$  and  $R_g$  is replaced by  $R_g + R_s$ . With these substitutions, [Equation](#page-23-1) 3 will yield an e<sub>ni</sub> referred to the non-inverting input. Referring e<sub>ni</sub> to the inverting input is easily accomplished by multiplying  $e_{ni}$  by the ratio of non-inverting to inverting gains (1+R<sub>g</sub>/ R<sub>f</sub>).

## **7.3.5 Noise Figure**

Noise Figure (NF) is a measure of the noise degradation caused by an amplifier.

General Noise Figure Equation:

NF = 10LOG 
$$
\left\{ \frac{S_i / N_i}{S_o / N_o} \right\}
$$
 = 10LOG  $\left\{ \frac{e_{ni}}{e_i^2} \right\}$ 

Looking at the two parts of the NF expression (inside the log function) yields:

- S<sub>i</sub>/ S<sub>o</sub> $\rightarrow$  Inverse of the power gain provided by the amplifier
- N<sub>o</sub>/N<sub>i</sub> $\rightarrow$  Total output noise power, including the contribution of R<sub>S</sub>, divided by the noise power at the input due to  $R_{\rm S}$
- To simplify this, consider  $N_a$  as the noise power added by the amplifier (reflected to its input port):
- $S_i/S_o \rightarrow 1/G$
- $N_o/N_i \rightarrow G$  \* ( $N_i+N_a$ ) /  $N_i$  (where  $G^*(N_i+N_a) = N_o$ )

Substituting these two expressions into the NF expression:

$$
NF = 10 \log \left[ \frac{1}{G} \left( \frac{G(N_i + N_a)}{N_i} \right) \right] = 10 \log \left( 1 + \frac{N_a}{N_i} \right) \tag{6}
$$

The noise figure expression has simplified to depend only on the ratio of the noise power added by the amplifier at its input (considering the source resistor to be in place but noiseless in getting  $N_a$ ) to the noise power delivered by the source resistor (considering all amplifier elements to be in place but noiseless in getting N<sub>i</sub>).

For a given amplifier with a desired closed loop gain, to minimize noise figure:

 $\bullet$  Minimize R $_{\mathsf{f}}$  || R $_{\mathsf{g}}$ 

 $R_{\text{OPT}} \approx e_n / i_n$ 

Choose the Optimum  $R_S$  ( $R_{OPT}$ )

 $R_{\text{OPT}}$  is the point at which the NF curve reaches a minimum and is approximated by:

(7)

(5)



[Figure](#page-22-0) 58 is a plot of NF vs R<sub>S</sub> with the circuit of Figure 52 (R<sub>f</sub> = 240 Ω, A<sub>V</sub> = +10V/V). The NF curves for both Unterminated (R<sub>T</sub> = open) and Terminated systems (R<sub>T</sub> = R<sub>S</sub>) are shown. [Table](#page-26-1) 1 indicates NF for various source resistances including  $R_S = R_{OPT}$ .



 $f > 1$  MHz

#### **Figure 58. Noise Figure vs. Source Resistance**



<span id="page-26-1"></span><span id="page-26-0"></span>

#### **7.3.6 Single-Supply Operation**

<span id="page-26-2"></span>The LMH6629 can be operated with single power supply as shown in [Figure](#page-26-2) 59. Both the input and output are capacitively coupled to set the DC operating point.



**Figure 59. Single-Supply Operation**

ÈXAS

**NSTRUMENTS** 

#### **7.3.7 Low-Noise Transimpedance Amplifier**

[Figure](#page-27-0) 60 implements a high-speed, single-supply, low-noise Transimpedance amplifier commonly used with photo-diodes. The transimpedance gain is set by  $R_F$ .



#### **Figure 60. 200 MHz Transimpedance Amplifier Configuration**

<span id="page-27-0"></span>[Figure](#page-27-1) 61 shows the Noise Gain (NG) and transfer function (I-V Gain). As with most Transimpedance amplifiers, it is required to compensate for the additional phase lag (Noise Gain zero at  $f<sub>Z</sub>$ ) created by the total input capacitance (  $C_D$  (diode capacitance) +  $C_{CM}$  (LMH6629 CM input capacitance) +  $C_{DIFF}$  (LMH6629 DIFF input capacitance) ) looking into R<sub>F</sub>. This is accomplished by placing C<sub>F</sub> across R<sub>F</sub> to create enough phase lead (Noise Gain pole at  $f_P$ ) to stabilize the loop.



<span id="page-27-1"></span>**Figure 61. Transimpedance Amplifier Noise Gain and Transfer Function**



(8)

(9)

<span id="page-28-0"></span>The optimum value of  $C_F$  is given by [Equation](#page-28-2) 8 resulting in the I-V -3dB bandwidth shown in Equation 9, or around 200 MHz in this case (assuming GBWP= 4GHz with COMP pin = HI for WSON-8 package). This  $C_F$ value is a "starting point" and  $C_F$  needs to be tuned for the particular application as it is often less than 1 pF and thus is easily affected by board parasitics. For maximum speed, the LMH6629 COMP pin should be HI (or use the SOT-23 package).

<span id="page-28-1"></span>
$$
Optimum C_F Value:
$$

$$
C_F = \sqrt{\frac{C_{\text{IN}}}{2\pi(\text{GBWP})R_F}}
$$

<span id="page-28-2"></span>Resulting -3dB Bandwidth

$$
f_{3 dB} \cong \sqrt{\frac{GBWP}{2\pi R_F C_{IN}}}
$$

[Equation](#page-28-3) 10 provides the total input current noise density  $(i_{ni})$  equation for the basic Transimpedance configuration and is plotted against feedback resistance  $(R_F)$  showing all contributing noise sources in [Figure](#page-28-4) 62. The plot indicates the expected total equivalent input current noise density  $(i_{ni})$  for a given feedback resistance  $(R_F)$ . This is depicted in the schematic of [Figure](#page-28-5) 63 where total equivalent current noise density (i<sub>ni</sub>) is shown at the input of a noiseless amplifier and noiseless feedback resistor  $(R_F)$ . The total equivalent output voltage noise density ( $e_{no}$ ) is  $i_{ni}$ <sup>\*</sup>R<sub>F</sub>.

<span id="page-28-3"></span>Noise Equation for Transimpedance Amplifier:

$$
i_{ni} = \sqrt{i_n^2 + \left(\frac{e_n}{R_f}\right)^2 + \frac{4kT}{R_f}}
$$
\n(10)



<span id="page-28-4"></span>**Figure 62. Current Noise Density vs. Feedback Resistance**



<span id="page-28-5"></span>**Figure 63. Transimpedance Amplifier Equivalent Input Source Model**

SNOSB18I –APRIL 2010–REVISED DECEMBER 2014 **[www.ti.com](http://www.ti.com)**

From [Figure](#page-28-4) 62, it is clear that with LMH6629's extremely low-noise characteristics, for R<sub>F</sub> < 2.5 kΩ, the noise performance is entirely dominated by  $R_F$  thermal noise. Only above this  $R_F$  threshold, LMH6629's input noise current (i<sub>n</sub>) starts being a factor and at no R<sub>F</sub> setting does the LMH6629 input noise voltage play a significant role. This noise analysis has ignored the possible noise gain increase, due to photo-diode capacitance, at higher frequencies.

#### **7.3.8 Low-Noise Integrator**

**[LMH6629](http://www.ti.com/product/lmh6629?qgpn=lmh6629)**

[Figure](#page-29-0) 64 shows a deBoo integrator implemented with the LMH6629. Positive feedback maintains integration linearity. The LMH6629's low input offset voltage and matched inputs allow bias current cancellation and provide for very precise integration. Keeping  $R<sub>G</sub>$  and  $R<sub>S</sub>$  low helps maintain dynamic stability.



**Figure 64. Low-Noise Integrator**

#### <span id="page-29-0"></span>**7.3.9 High-Gain Sallen-Key Active Filters**

The LMH6629 is well suited for high-gain Sallen-Key type of active filters. [Figure](#page-29-1) 65 shows the 2<sup>nd</sup> order Sallen-Key low-pass filter topology. Using component predistortion methods discussed in OA-21, *Component Pre-Distortion for Sallen Key Filters* [\(SNOA369](http://www.ti.com/lit/pdf/SNOA369)), enables the proper selection of components for these highfrequency filters.



<span id="page-29-1"></span>**Figure 65. Low Pass Sallen-Key Active Filter Topology**



### <span id="page-30-0"></span>**7.4 Device Functional Modes**

With an industry-leading low noise voltage operating off a supply voltage as low as 2.7-V and a common mode input voltage range that extends 0.3 V below V−, the LMH6629 finds applications in single supply, high bandwidth, ultra-low noise applications. With a GBWP of 4GHz, the LMH6629 can operate at large gains and deliver exceptional speed and low noise. Choose the WSON(8) package for the ultimate flexibility (including Power Down and COMP pin which allows tailoring internal compensation to the operating gain conditions), or the SOT23-5 package if Power Down is not needed and closed loop gain is ≥ 20dB.



## <span id="page-31-0"></span>**8 Application and Implementation**

#### **NOTE**

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

#### <span id="page-31-1"></span>**8.1 Application Information**

The following discussion details some of the applications that can benefit from the LMH6629's ultra-low noise, wide bandwidth, and single supply capability.

Note that It is essential to use a low-noise / low-distortion device to drive a high resolution ADC. This will minimize the impact on the quantization noise and to make sure that the driver's distortion does not dominate the acquired data.

[Equation](#page-32-0) 11 demonstrates the converter noise expression and [Equation](#page-32-1) 12 shows the converter noise expression evaluated for the example depicted in [Figure](#page-31-3) 66. [Figure](#page-33-1) 67 shows a high-performance low-noise equalizer for such applications as magnetic tape channels using the LMH6629. [Figure](#page-33-2) 68 shows the circuit's simulated frequency response.

### <span id="page-31-2"></span>**8.2 Typical Application**

Many high-resolution data converters (ADC's) require a differential input driver. In order to preserve the ADC's dynamic range, the analog input driver must have a noise floor which is lower than the ADC's noise floor. [Figure](#page-31-3) 66 shows a ground referenced bipolar input (symmetrical swing around 0V) SE to differential converter used to drive a high resolution ADC. The combination of LMH6629's low noise and the converter architecture reduces the impact on the ADC noise.



<span id="page-31-3"></span>**Figure 66. Low-Noise Single-Ended (SE) to Differential Converter**



### **Typical Application (continued)**

### **8.2.1 Design Requirements**

For an ADC with N bits, the quantization Signal-to-noise ratio (SNR) is 6.02\* N + 1.76 in dB. For example, a 12 bit ADC has a SNR of 74 dB (= 5000 V/V). Assuming a full-scale differential input of 2Vpp (0.707 V\_RMS), the quantization oise referred to the ADC's input is ~140  $\mu$ V\_RMS (= 0.707 V\_RMS / 5000 V/V) over the bandwidth "visible" to the ADC. Assuming an ADC input bandwidth of 20 MHz, this translates to just 25 nV/RtHz (= 141 µV\_RMS / SQRT(20 MHz \* π/2)) noise density at the output of the driver. Using an amplifier to form the singleended (SE) to Differential converter / driver for such an application is challenging, especially when there is some gain required. In addition, the input driver's linearity (harmonic distortion) must also be high enough such that the spurs that get through to the ADC input are below the ADC's LSB threshold or -73 dBc (=  $20*$ log (1/  $2^{12}$ )) or lower in this case. Therefore, it is essential to use a low-noise / low-distortion device to drive a high resolution ADC in order to minimize the impact on the quantization noise and to make sure that the driver's distortion does not dominate the acquired data.

#### **8.2.2 Detailed Design Procedure**

In the circuit depicted in [Figure](#page-31-3) 66, the required gain dictates the resistor ratio "K". With "K" and the driver output CM voltage ( $V_{O\_CM}$ ) known,  $V_{SET}$  can be established. Reasonable values for R<sub>f</sub> and R<sub>g</sub> can be set to complete the design.

In terms of output swing, with the LMH6629 output swing capability which requires ~0.85 V of headroom from either rail, the maximum total output swing into the ADC is limited to 6.6  $V_{PP}$  (=(5 – 2 x 0.85V) x 2); that is true with  $\rm V_{O\_CM}$  set to mid-rail between V<sup>+</sup> and V. It should also be noted that the LMH6629's input CMVR range includes the lower rail (V) and that is the reason there is great flexibility in setting V<sub>o\_CM</sub> by controlling V<sub>SET</sub>. Another feature is that A1 and A2 inputs act like "virtual grounds" and thus do not see any signal swing. Note that due to the converter's biasing, the source,  $V_{IN}$ , needs to sink a current equal to  $V_{SET}$  /  $R_{IN}$ .

The converter example shown in [Figure](#page-31-3) 66 operates with a noise gain of 6 (=1+ K / 2) and thus requires that the COMP pin to be tied low (WSON-8 package only). The 1<sup>st</sup> order approximated small signal bandwidth will be 280 MHz (=1.7 GHz / 6 V/V) which is computed using 1.7 GHz as the GBWP with COMP pin LO.

From a noise point of view, concentrating only on the dominant noise sources involved, here is the expression for the expected differential noise density at the input of the ADC.

Converter Noise Expression:

$$
V_{\text{noise}} \cong \sqrt{[e_{n}(1 + K/2)]^{2} \cdot 2^{3} + [(e_{\text{Rin}_{\perp} \text{thermal}})K/2]^{2} \cdot 2^{2} + [(e_{\text{Rg}_{\perp} \text{thermal}})K)]^{2}}
$$
(11)

<span id="page-32-0"></span> $V_{\text{noise}} \cong \sqrt{\left[e_n(1+K/2)\right]^2 \cdot 2^3 + \left[(e_{\text{Rin\_thermal}})K/2)\right]^2 \cdot 2^2 + \left[(e_{\text{Rg\_thermal}})K\right]^2}$ <br>the LMH6629 input noise voltage and  $e_{\text{Rin\_thermal}}$  is the thermal noise of  $R_{\text{IN}}$ . The "2<sup>3</sup>" and<br>unt for the different instances of eac e<sub>n</sub> is the LMH6629 input noise voltage and e<sub>Rin\_thermal</sub> is the thermal noise of R<sub>IN</sub>. The "2<sup>3</sup>" and the "2<sup>2</sup>" multipliers account for the different instances of each noise source (2 for  ${\sf e}_{\sf n}$ , and 1 for  ${\sf e}_{\sf Rin\_thermal}$ ).

<span id="page-32-1"></span>[Equation](#page-32-0) 11, evaluated for the circuit example of [Figure](#page-31-3) 66, is shown in [Equation](#page-32-1) 12:

$$
V_{\text{noise}} \cong \sqrt{[0.69 \text{ nV/RtHz x 6}]^{2} \cdot 2^{3} + [1.82 \text{ nV/RtHz x 5}]^{2} \cdot 2^{2} + [0.88 \text{ nV/RtHz x 10}]^{2}} = 23.4 \text{ nV/RtHz}
$$

Because of the LMH6629's low input noise voltage (e<sub>n</sub>), noise is dominated by the thermal noise of R<sub>IN</sub>. It is evident that the input resistor,  $R_{IN}$ , can be reduced to lower the noise with lower input impedance as the tradeoff.

### *8.2.2.1 Low-Noise Magnetic Media Equalizer*

[Figure](#page-33-1) 67 shows a high-performance low-noise equalizer for such applications as magnetic tape channels using the LMH6629. The circuit combines an integrator (used to limit noise) with a bandpass filter (used to boost the response centered at a frequency or over a band of interest) to produce the low-noise equalization. The circuit's simulated frequency response is illustrated in [Figure](#page-33-2) 68.

<span id="page-32-2"></span>In this circuit, the bandpass filter center frequency is set by [Equation](#page-32-2) 13:

$$
f_{\rm C} = \frac{1}{2\pi\sqrt{\rm LC}}\tag{13}
$$

For higher selectivity, use high C values; for wider bandwidth, use high L values, while keeping the product of L and C values the same to keep  $\mathsf{f}_\mathrm{c}$  intact. The integrator's -3dB roll-off is set by

(12)

**Typical Application (continued)**

1

If:

1  $\sqrt{2\pi C_1(R_1 + R)}$ 

34 *Submit [Documentation](http://www.go-dsp.com/forms/techdoc/doc_feedback.htm?litnum=SNOSB18I&partnum=LMH6629) Feedback* Copyright © 2010–2014, Texas Instruments Incorporated

**9 Power Supply Recommendations**

(15)

 $(14)$ 

 $\frac{1}{2\pi C_1 R_1}$  < <  $f_c$ The integrator and the bandpass filter frequency interaction is minimized so that the operating frequencies of each can be set independently. Lowering the value of R2 increases the bandpass gain (boost) without affecting the integrator frequencies. With the LMH6629's wide Gain Bandwidth (4 GHz), the center frequency could be adjusted higher without worries about loop gain limitation. This increases flexibility in tuning the circuit.

**Figure 67. Low-Noise Magnetic Media Equalizer**

### <span id="page-33-2"></span><span id="page-33-1"></span>**8.2.3 Application Curves**

<span id="page-33-0"></span>









## <span id="page-34-0"></span>**10 Layout**

### <span id="page-34-1"></span>**10.1 Layout Guidelines**

Texas Instruments offers evaluation board(s) to aid in device testing and characterization and as a guide for proper layout. As is the case with all high-speed amplifiers, accepted-practice RF design technique on the PCB layout is mandatory. Generally, a good high-frequency layout exhibits a separation of power supply and ground traces from the inverting input and output pins. Parasitic capacitances between these nodes and ground may cause frequency response peaking and possible circuit oscillations. See Application Note OA-15, *Frequent Faux Pas in Applying Wideband Current Feedback Amplifiers* ([SNOA367\)](http://www.ti.com/lit/pdf/SNOA367) for more information. Use high-quality chip capacitors with values in the range of 1000 pF to 0.1 µF for power supply bypassing. One terminal of each chip capacitor is connected to the ground plane and the other terminal is connected to a point that is as close as possible to each supply pin as allowed by the manufacturer's design rules. In addition, connect a tantalum capacitor with a value between 4.7  $\mu$ F and 10  $\mu$ F in parallel with the chip capacitor.

Harmonic Distortion, especially HD2, is strongly influenced by the layout and in particular can be affected by decoupling capacitors placed between the V<sup>+</sup> and V<sup>-</sup> terminals as close to the device leads as possible.

Signal lines connecting the feedback and gain resistors should be as short as possible to minimize inductance and microstrip line effect. Place input and output termination resistors as close as possible to the input/output pins. Traces greater than 1 inch in length should be impedance matched to the corresponding load termination.

Symmetry between the positive and negative paths in the layout of differential circuitry should be maintained to minimize the imbalance of amplitude and phase of the differential signal.

Component value selection is another important parameter in working with high-speed / high-performance amplifiers. Choosing external resistors that are large in value compared to the value of other critical components will affect the closed loop behavior of the stage because of the interaction of these resistors with parasitic capacitances. These parasitic capacitors could either be inherent to the device or be a by-product of the board layout and component placement. Moreover, a large resistor will also add more thermal noise to the signal path. Either way, keeping the resistor values low will diminish this interaction. On the other hand, choosing very low value resistors could load down nodes and will contribute to higher overall power dissipation and high distortion.



## **10.2 Layout Example**

<span id="page-35-0"></span>

EXAS **STRUMENTS** 

# <span id="page-36-0"></span>**11 Device and Documentation Support**

### <span id="page-36-1"></span>**11.1 Documentation Support**

### **11.1.1 Related Documentation**

<span id="page-36-6"></span>For related documentation, see the following:

- *Absolute Maximum Ratings for Soldering* [\(SNOA549](http://www.ti.com/lit/pdf/SNOA549))
- *Component Pre-Distortion for Sallen Key Filters*, Application Note OA-21 ([SNOA369\)](http://www.ti.com/lit/pdf/SNOA369)
- *Frequent Faux Pas in Applying Wideband Current Feedback Amplifiers*, Application Note OA-15 ([SNOA367\)](http://www.ti.com/lit/pdf/SNOA367)
- *Semiconductor and IC Package Thermal Metrics* [\(SPRA953](http://www.ti.com/lit/pdf/spra953))

### <span id="page-36-2"></span>**11.2 Trademarks**

All trademarks are the property of their respective owners.

### <span id="page-36-3"></span>**11.3 Electrostatic Discharge Caution**



These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

## <span id="page-36-4"></span>**11.4 Glossary**

#### [SLYZ022](http://www.ti.com/lit/pdf/SLYZ022) — *TI Glossary*.

This glossary lists and explains terms, acronyms, and definitions.

# <span id="page-36-5"></span>**12 Mechanical, Packaging, and Orderable Information**

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.



# **PACKAGING INFORMATION**



**(1)** The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

**LIFEBUY:** TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

**NRND:** Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

**(3)** MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

**(4)** There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

**(5)** Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

<sup>(6)</sup> Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.



www.ti.com 10-Dec-2020

**Important Information and Disclaimer:**The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

# **PACKAGE MATERIALS INFORMATION**

**TEXAS NSTRUMENTS** 

www.ti.com 6-Nov-2021

# **TAPE AND REEL INFORMATION**





# **QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE**







www.ti.com 6-Nov-2021

# **PACKAGE MATERIALS INFORMATION**



\*All dimensions are nominal





# **PACKAGE OUTLINE**

# **NGQ0008A WSON - 0.8 mm max height**

PLASTIC SMALL OUTLINE - NO LEAD



NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
- 2. This drawing is subject to change without notice.

3. The package thermal pad must be soldered to the printed circuit board for thermal and mechanical performance.



# **EXAMPLE BOARD LAYOUT**

# **NGQ0008A WSON - 0.8 mm max height**

PLASTIC SMALL OUTLINE - NO LEAD



NOTES: (continued)

4. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271).

5. Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented.



# **EXAMPLE STENCIL DESIGN**

# **NGQ0008A WSON - 0.8 mm max height**

PLASTIC SMALL OUTLINE - NO LEAD



NOTES: (continued)

6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.





# **PACKAGE OUTLINE**

# **DBV0005A SOT-23 - 1.45 mm max height**

SMALL OUTLINE TRANSISTOR



NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
- 2. This drawing is subject to change without notice.
- 3. Refernce JEDEC MO-178.
- 4. Body dimensions do not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.25 mm per side.



# **EXAMPLE BOARD LAYOUT**

# **DBV0005A SOT-23 - 1.45 mm max height**

SMALL OUTLINE TRANSISTOR



NOTES: (continued)

5. Publication IPC-7351 may have alternate designs.

6. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



# **EXAMPLE STENCIL DESIGN**

# **DBV0005A SOT-23 - 1.45 mm max height**

SMALL OUTLINE TRANSISTOR



NOTES: (continued)

7. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.

8. Board assembly site may have different recommendations for stencil design.



## **IMPORTANT NOTICE AND DISCLAIMER**

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to [TI's Terms of Sale](https://www.ti.com/legal/termsofsale.html) or other applicable terms available either on [ti.com](https://www.ti.com) or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2021, Texas Instruments Incorporated