



# **IR3826A OptiMOS™ IPOL**

### **16 A single-voltage synchronous Buck regulator**

### <span id="page-0-0"></span>**Features**

- Single 5 V to 17 V application or Wide Input Voltage Range from 1.0 V to 17 V with external Vcc
- Precision Reference Voltage (0.6 V  $\pm$  0.6%) for Output Voltage Range: 0.6 V to 0.86×Vin
- Enhanced Line/Load Regulation with Feed-Forward
- Programmable Switching Frequency up to 1.5 MHz
- Monotonic Start-Up with Internal Digital Soft-Start & Enhanced Pre-Bias Start-Up
- Thermally Compensated Internal Over-Current Protection with Three Selectable Settings
- Enable input with Voltage Monitoring Capability & Programmable Power Good Output
- Thermal Shut Down
- Operating temp: -40  $\degree$ C < Tj < 125  $\degree$ C
- Small Size: 6 mm x 5 mm PQFN
- Lead-free, Halogen-free and RoHS2 Compliant

### <span id="page-0-1"></span>**Potential applications**

Server Applications

- Storage Applications
- Telecom & Datacom Applications
- <span id="page-0-2"></span>Distributed Point of Load Power Architectures

### **Product validation**

Qualified for industrial applications according to the relevant tests of JEDEC47/20/22

### <span id="page-0-3"></span>**Description**

The IR3826A is an easy-to-use, fully integrated and highly efficient dc-dc regulator.

The onboard PWM controller and OptiMOS™ FETs with integrated bootstrap diode make the IR3826A a small footprint solution, providing high-efficiency power delivery.

The IR3826A is a versatile regulator, operating with wide input and output voltage range, offering programmable switching frequency from 300 kHz to 1.5 MHz, and providing three selectable over current limits. It also features important protection functions, such as pre-bias start-up, thermally compensated current limit, over voltage protection and thermal shutdown to give required system level security in the event of fault conditions.



### <span id="page-1-0"></span>**Table of contents**





### Table of contents





# <span id="page-3-0"></span>**1 Ordering information**

#### **Table 1 Ordering Information**







**Figure 1 Package Top View** 



# <span id="page-4-0"></span>**2 Functional block diagram**







# <span id="page-5-0"></span>**3 Typical application diagram**



**Figure 3 IR3826A basic application circuit** 



<span id="page-6-0"></span>**4 Pin descriptions**





# <span id="page-7-0"></span>**5 Absolute maximum ratings**

#### **Table 3 Absolute maximum ratings**



Note:

<sup>1</sup>Vcc must not exceed 7.5 V for Junction Temperature between -10 °C and -40 °C <sup>2</sup>Must not exceed 8 V

<sup>3</sup> Thermal resistance (θ<sub>JA</sub>) is measured with components mounted on a standard IRDC3826 demo board in free air.

<sup>4</sup> Thermal resistance (θ」<sub>·PCB</sub>) is based on the board temperature near the PVin pin.

#### **Attention: Stresses beyond these listed under ȊAbsolute Maximum Ratingsȋ may cause permanent damage to the device. These are stress ratings only and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specifications are not implied.**



### <span id="page-8-0"></span>**6 Electrical specifications**

#### **Table 4 Recommended operating conditions for reliable operation with margin**



- Note: <sup>4</sup>Maximum absolute SW node voltage should not exceed 25 V. A common practice is to have 20% margin on the maximum SW node voltage in the design. For applications requiring PVin equal to or above 14 V, a small resistor in series with the Boot pin should be used to ensure the maximum SW node spike voltage does not exceed 20 V. Alternatively, a snubber can be used at the SW node to reduce the SW node spike.
- Note:  $5$  For internally biased single rail operation. When Vin drops below 6 V, the internal LDO may enter dropout mode, resulting in lower LDO voltage and lower Over Current limits. Please note that in dropout mode, the LDO voltage must be above the Vcc UVLO threshold to ensure the proper operation.
- Note:  $6$  Vcc/LDO\_out can be connected to an external regulated supply. If so, the Vin input should be connected to Vcc/LDO\_out pin to bypass the internal LDO.



# <span id="page-9-0"></span>**7 Electrical characteristics**

Note: Unless otherwise specified, the specifications apply over,  $6 V \leq$  Vin = PVin  $\leq$  17V, in 0 °C < T<sub>J</sub> < 125 °C. Typical values are specified at  $Ta = 25 °C$ .





### **Electrical characteristics**





#### **Electrical characteristics**



Note: Guaranteed by design and not tested in production

Note: <sup>8</sup> Cold temperature performance is guaranteed via correlation using statistical quality control. Not tested in production.

Note:  $^9$  For 4.5V  $\leq$  Vin  $\leq$  8V, Fs must be within 700 kHz and 1500 kHz. For 8V  $\leq$  Vin  $\leq$  17V, full Fs range, 300 kHz to 1500 kHz, can be used.



### <span id="page-12-0"></span>**8 Typical efficiency and power loss curves**

### <span id="page-12-1"></span>8.1 **PV**<sub>in</sub> = V<sub>in</sub> = 12 V, F<sub>s</sub> = 600 kHz

 $PV_{in} = V_{in} = 12$  V, Vcc = Internal LDO, I<sub>o</sub> = 0 A-16 A, F<sub>s</sub> = 600 kHz, Room Temperature, No Air Flow. Note that the efficiency and power loss curves include the losses of IR3826A, the inductor losses, the losses of the input and output capacitors, and PCB trace losses. The table below shows the inductors used for each of the output voltages in the efficiency measurement.

| Vout (V) | Lout $(nH)$ | P/N                  | $DCR$ (m $\Omega$ ) | Size (mm)                     |
|----------|-------------|----------------------|---------------------|-------------------------------|
| 1.0      | 215         | HCB1075N-211 (Delta) | 0.29                | $10.4 \times 8.0 \times 7.5$  |
| 1.2      | 215         | HCB1075N-211 (Delta) | 0.29                | $10.4 \times 8.0 \times 7.5$  |
| 3.3      | 680         | 7443320068 (Wurth)   | 1.35                | $12.1 \times 11.4 \times 9.5$ |
| 5        | 680         | 7443320068 (Wurth)   | 1.35                | $12.1 \times 11.4 \times 9.5$ |

**Table 5 Inductors for**  $PV_{in} = V_{in} = 12 V$ **,**  $F_s = 600 kHz$ 





### <span id="page-13-0"></span>8.2 **PV**<sub>in</sub> = V<sub>in</sub> = 12 V, F<sub>s</sub> = 1000 kHz

PV<sub>in</sub> = V<sub>in</sub> = 12 V, Vcc = Internal LDO, Io = 0 A - 16 A, Fs = 1000 kHz, Room Temperature, No Air Flow. Note that the efficiency and power loss curves include the losses of IR3826A, the inductor losses, the losses of the input and output capacitors, and PCB trace losses. The table below shows the inductors used for each of the output voltages in the efficiency measurement.



#### **Table 6 Inductors for**  $PV_{in} = V_{in} = 12 V$ **,**  $F_s = 1000$  **kHz**





### <span id="page-14-0"></span>8.3 **PV**<sub>in</sub> = V<sub>in</sub> = Vcc = 5 V, F<sub>s</sub> = 1000 kHz

 $PV_{in} = V_{in} = V_{C} = 5.0 V$ ,  $I_0 = 0 A - 16 A$ ,  $F_s = 1000 kHz$ , Room Temperature, No Air Flow. Note that the efficiency and power loss curves include the losses of IR3826A, the inductor losses, the losses of the input and output capacitors and PCB trace losses. The table below shows the inductors used for each of the output voltages in the efficiency measurement.



#### **Table 7 Inductors for PVin=Vin=Vcc=5 V, Fs = 600 kHz**





### <span id="page-15-0"></span>**9 Thermal Derating curves**

Measurement is done on Evaluation board of IRDC3826. PCB is a 6-layer board with 1.5 oz Copper for top and bottom layer and 2 oz Copper for the inner layers, FR4 material, size 3.0"x3.0".







# <span id="page-16-0"></span>10 **RDS(ON) Of MOSFET Over Temperature**



**Figure 5 R**<sub>DS(on)</sub> of MOSFETs over Temperature



# <span id="page-17-0"></span>**11 Typical operating characteristics (-40 °C to +125 °C)**





**Figure 6 Typical operating characteristics (set 1 of 2)** 



**Typical operating characteristics (-40 C to +125 C)** 





**Figure 7 Typical operating characteristics (set 2of 2)** 



### <span id="page-19-0"></span>**12 Theory of operation**

### <span id="page-19-1"></span>**12.1 Description**

The IR3826A uses a PWM voltage mode control scheme with external compensation to provide good noise immunity and maximum flexibility in selecting inductor values and capacitor types.

The switching frequency is programmable from 300 kHz to 1.5 MHz. This provides the capability of optimizing the design in terms of size and performance. IR3826A provides precisely regulated output voltage programmed via two external resistors from 0.6 V to 0.86\*Vin.

The IR3826A operates with an internal bias supply (LDO) which is connected to the Vcc/LDO\_out pin. This allows operation with single supply. The IC can also be operated with an external supply from 4.5 V to 6.5 V, allowing an extended operating input voltage (PVin) range from 1.0 V to 17 V. When using the internal LDO supply, the Vin pin should be connected to Pvin pin. If an external supply is used, it should be connected to the Vcc/LDO\_Out pin and the Vin pin should be shorted to Vcc/LDO\_Out pin as well.

The device utilizes the on-resistance of the low side MOSFET (sync FET) for over current protection. This method enhances the converter's efficiency and reduces cost by eliminating the need for an external current sense resistor. The IR3826A includes two low R<sub>DS(on)</sub> MOSFETs using Infineon's OptiMOS™ technology. These are specifically designed for high efficiency applications.

### <span id="page-19-2"></span>**12.2 Voltage Loop Compensation design**

The IR3826A uses PWM voltage mode control. The output voltage of the POL, sensed by a resistor divider, is fed into an internal Error Amplifier (E/A). The output of the E/A is then compared to an internal ramp voltage to determine the pulse width of the gate signal for the control FET. The amplitude of the ramp voltage is proportional to Vin so that the bandwidth of the voltage loop remains almost constant for different input voltages. This feature is called input voltage Feedforward. It allows the feedback loop design to be independent of the input voltage. Please refer to the feedforward section for more information.

A RC network has to be connected between the FB pin and the COMP pins to form a feedback compensator. The goal of the compensator design is to achieve a high control bandwidth with a phase margin of 45° or above. The high control bandwidth is beneficial for the loop dynamic response, which helps to reduce the number of output capacitors, the PCB size and the cost. A phase margin of 45° or higher is desired to ensure the IR3826A stability. The proprietary PWM modulator in IR3826A significantly reduces PWM jitter, allowing the control bandwidth in the range of 1/10th to 1/5th of the switching frequency.

Two types of compensators are commonly used: Type II (PI) and Type III (PID), as shown in Figure 8. The selection of the compensation type is dependent on the ESR of the output capacitors. Electrolytic capacitors have relatively higher ESR. If the ESR pole is located at a frequency lower than the cross-over frequency, FC, the ESR pole will help to boost the phase margin. Thus, a type II compensator can be used. For the output capacitors with lower ESR such as ceramic capacitors, type III compensation is often desired.



**Theory of operation** 



**Figure 8 Loop Compensator: (left) Type II, (right) Type III** 

Table 8 lists the compensation selection for different types of output capacitors.

Design guidelines for voltage loop compensation can be found in application note **AN-1162**, "Compensation Design Procedure for Buck Converter with Voltage-Mode Error-Amplifier". The Sup/RBuck design tool is also available at [www.infineon.com](file:///C:/Users/imckenzie/Desktop/www.infineon.com) providing a reference design based on the user's design requirements.





 $F_{LC}$  is the resonant frequency of the output LC filter. It is often referred to as double pole.

$$
F_{LC} = \frac{1}{2 \times \pi \sqrt{L_o \times C_o}}
$$

F<sub>ESR</sub> is the ESR zero of the output capacitor.

$$
F_{ESR} = \frac{1}{2\pi \times ESR \times C_o}
$$

 $F_0$  is the cross-over frequency of the closed voltage loop and  $F_s$  is the switching frequency.

### <span id="page-20-0"></span>**12.3 Under-Voltage Lockout and POR**

The under-voltage lockout circuit monitors the voltage of Vcc/LDO\_Out pin and the Enable input. It assures that the MOSFET driver outputs remain in the off state whenever either of these two signals drops below the set thresholds. Normal operation resumes once Vcc/LDO\_Out and Enable rise above their thresholds.

The POR (Power On Ready) signal is generated when these two signals reach the valid logic level (see system block diagram). When the POR is asserted, the soft start sequence starts (see soft start section).

### <span id="page-20-1"></span>**12.4 Enable**

The Enable adds another level of flexibility for startup. The Enable has a precise threshold, which is internally monitored by Under-Voltage Lockout (UVLO) circuit. Therefore, the IR3826A will turn on only when the voltage at the Enable pin exceeds this threshold, typically, 1.2 V.

### **IR3826A OptiMOS™ IPOL 16 A single-voltage synchronous Buck regulator Theory of operation**



If the input to the Enable pin is derived from the bus voltage by a suitably programmed resistive divider, it can be ensured that the IR3826A does not turn on until the bus voltage reaches the desired level (Figure 9). Only after the bus voltage reaches or exceeds this level and voltage at the Enable pin exceeds its threshold will the IR3826A be enabled. Therefore, in addition to being a logic input pin to enable the IR3826A, the Enable feature, with its precise threshold, also allows the user to implement an Under-Voltage Lockout for the bus voltage (Pvin). This is desirable, particularly for high output voltage applications.



**Figure 9 Normal start-up with En signal generated by a resistor divider from PVin.** 

Figure 9 illustrates the start-up sequence with a resistor divider used at EN pin from Pvin to turn on the device at 10.2 V. Figure 10 shows the recommended start-up sequence for the normal operation of IR3826A, when Enable is used as a logic input.



**Figure 10 Normal start-up with a logic input for Enable signal** 



It is recommended to connect a 1 kΩ resistor in series with the Enable pin to limit the current flowing into the Enable pin. In addition, the Enable pin should not be left floating. A pull-down resistor in the range of several kilo ohms can be connected between the Enable Pin and Gnd. Note that this might create a resistor divider. Care must be taken to ensure the voltage at the En pin is sufficient to exceed the threshold.

### <span id="page-22-0"></span>**12.5 Pre-Bias startup**

The IR3826A is able to start up into pre-charged output, without oscillations or other disturbance of the output voltage.

The output starts in asynchronous fashion and keeps the synchronous MOSFET (sync FET) off until the first gate signal for the control MOSFET (ctrl FET) is generated. Figure 11 shows a typical pre-bias condition at start up.





The sync FET always starts with a narrow pulse width (12.5% of a switching period) and gradually increases its duty cycle with a step of 12.5% until it reaches the steady state value. There are 16 pulses in each step. This value is internally programmed. Figure 12 shows the series of 16x8 startup pulses.



**Figure 12 Pre-bias startup pulses** 

### <span id="page-22-1"></span>**12.6 Soft-start**

The IR3826A has an internal digital soft-start to control the output voltage rise and to limit the current surge at the start-up. To ensure correct start-up, the soft-start sequence initiates when the Enable and Vcc voltages rise above their UVLO thresholds and generate the Power On Ready (POR) signal. The internal soft-start (Intl\_SS) signal linearly rises at the rate of 0.2 mV/ $\mu$ s from 0 V to 1.5 V. Figure 13 shows the waveforms during the softstart. The normal Vout start-up time is fixed, and is equal to:

$$
T_{\text{start}} = t_3 - t_2 = \frac{0.75 \text{ V} - 0.15 \text{ V}}{0.2 \text{ mV} / \mu\text{s}} = 3.0 \text{ ms}
$$



### **Theory of operation**

During soft-start, Over-Current Protection (OCP) and Over-Voltage Protection (OVP) are enabled to protect the device for any short circuit or over voltage condition. There is a delay from when enable goes high to when the soft start begins and this is given by  $t_2-t_1$ .



**Figure 13 Theoretical waveforms during soft-start** 

### <span id="page-23-0"></span>**12.7 Operating frequency**

The switching frequency can be programmed between 300 kHz and 1500 kHz by connecting an external resistor from Rt pin to Gnd. Table 9 lists the Rt with each corresponding switching frequency.

<span id="page-23-1"></span>





### <span id="page-24-0"></span>**12.8 Shutdown**

The IR3826A can be shut down by pulling the Enable pin below its 1.0 V threshold. This will put both the high side and the low side FETs off.

### <span id="page-24-1"></span>**12.9 Over Current Protection**

Over Current Protection (OCP) is performed by sensing current through the  $R_{DS(0n)}$  of the synchronous MOSFET. This method enhances the converter's efficiency, reduces cost by eliminating a current sense resistor and minimizes the effect of any layout related noise issues. The Over Current (OC) limit can be set to one of three possible settings by floating the ILIM pin, by pulling up the ILIM pin to VCC, or by pulling down the ILIM pin to PGnd. The current limit is internally compensated according to the IC temperature, resulting in the overcurrent trip threshold remaining almost constant.

Note that the over current limit is affected by the Vcc voltage. In general, a lower Vcc voltage increases the  $R_{DS(on)}$  of the Synchronous MOSFET and hence results in a lower OCP limit. Please refer to the typical performance curves of the OCP current limit with different Vcc voltages.

To prevent false tripping induced by noise and transients, the current near the valley of the inductor current is sensed by the Over Current Protection circuit. More precisely, the inductor current is sampled for about 40 ns on the downward inductor current slope approximately 12.5% of the switching period before the inductor current valley. When the current exceeds the OCP limit, an over current condition is detected.

When an Over Current event is detected, the Pgood signal is pulled low and the device enters hiccup mode. Hiccup mode is performed by latching an internal OC signal, which keeps both control FET and synchronous FET off for 20.48 ms (typical) blanking time. The OC signal clears after the completion of blanking time and the device attempts to recover to the nominal output voltage with a soft-start, as shown i[n Figure 14.](#page-25-2) The device will repeat hiccup mode and attempt to recover until the overload or short circuit condition is removed.

Since the current sensing point is near the valley of the inductor current, the actual DC output current limit point will be greater than the valley point by approximately one half of the peak to peak inductor ripple current. The DC current limit point can be calculated by the following equation. It should be pointed out that the OCP limits specified in the Electrical Table refer to the over current limit valley point.

$$
I_{OCP}=I_{\text{LMIT}}+\frac{\Delta I}{2}
$$

 $I_{OCP}$  = DC current limit hiccup point

 $I_{LIMIT}$  = Over Current limit (valley of inductor current)

ΔI = Inductor ripple current



### **Theory of operation**



<span id="page-25-2"></span>**Figure 14 Timing diagram for current limit hiccup** 

### <span id="page-25-0"></span>**12.10 Thermal shutdown**

Temperature of the IC is measured internal to the IR3826A. The trip threshold is typically set to 145 °C. When this threshold is exceeded, thermal shutdown turns off both MOSFETs and resets the internal soft start.

Automatic restart is initiated when the sensed temperature drops back into the operating range. There is a 20 °C hysteresis in the thermal shutdown threshold.

### <span id="page-25-1"></span>**12.11 Feed-forward**

Feed-forward is an important feature, because it can keep the converter stable and preserve its load transient performance when Vin varies in a large range. In the IR3826A, the feedforward function is enabled when the Vin pin is connected to the Pvin pin. In this case, the internal low dropout (LDO) regulator is used. The PWM ramp amplitude (Vramp) is proportionally changed with the Vin to maintain Vin/Vramp almost constant throughout the Vin variation range (as shown i[n Figure 15\)](#page-25-3). Thus, the control loop bandwidth and phase margin can be maintained constant. Feed-forward function can also minimize impact on output voltage if fast Vin transients occur. The maximum Vin slew rate is within  $1 \frac{V}{us}$ .

If an external bias voltage is used as Vcc, the Vin pin should be connected to Vcc/LDO\_out pin instead of Pvin. This disables the feedforward function. Loop compensation parameters must be adjusted.



<span id="page-25-3"></span>**Figure 15 Timing diagram for feed-forward (F.F.) function** 



### <span id="page-26-0"></span>**12.12 Low Dropout Regulator (LDO)**

The IR3826A has an integrated low dropout (LDO) regulator which can provide gate drive voltage for both drivers.

For internally biased single rail operation, the Vin pin should be connected to Pvin, as shown in Figure 16. If an external bias voltage is used, the Vin pin should be connected to Vcc/LDO\_Out, as shown in Figure 17. When the Vin voltage is below 6 V, the internal LDO may enter the dropout mode. The dropout voltage increases with the switching frequency.



**Figure 16 Internally biased single rail operation** 



**Figure 17 Use external bias voltage** 

### <span id="page-26-1"></span>**12.13 Power Good Output**

The IR3826A continually monitors the output voltage via the sense pin (Vsns). The Vsns voltage is an input to the window comparator with upper and lower turn-off threshold of 120% and 85% of the reference voltage, respectively. The Pgood signal is high whenever the Vsns voltage is within the Pgood comparator window thresholds. A high state indicates that output is in regulation.

[Figure 18 s](#page-27-1)hows the timing diagram of the Pgood signal. The Vsns signal is also used by OVP comparator for detecting output over voltage conditions. The Pgood is an open drain output, and pull-up resistor is needed to limit the current flowing into the Pgood pin to be less than 5mA when the output voltage is not in regulation. A typical value used is 49.9 kΩ.



#### **Theory of operation**



<span id="page-27-1"></span>**Figure 18 The relationship between Vsns and Pgood** 

### <span id="page-27-0"></span>**12.14 Over-Voltage Protection (OVP)**

OVP is achieved by comparing Vsns voltage to an OVP threshold voltage, 1.2×Vref. When Vsns exceeds the OVP threshold, an over voltage trip signal asserts after 2  $\mu$ s (typical) delay. The control FET is latched off immediately and Pgood flags low. The sync FET remains on to discharge the output capacitor. When the Vsns voltage drops below the threshold, the sync FET turns off to prevent the complete depletion of the output capacitor. The control FET remains latched off until either Vcc or Enable signal is cycled.

The OVP comparator becomes active when the enable signal exceeds the start threshold. Vsns voltage is set by the voltage divider connected to the output and it can be programmed externally. [Figure 19](#page-27-2) shows the timing diagram for OVP in non-tracking mode.



<span id="page-27-2"></span>**Figure 19 Timing diagram for OVP** 



### <span id="page-28-0"></span>**12.15 Minimum On-Time Considerations**

The minimum ON time is the shortest amount of time for the control FET to be reliably turned on. This is a very critical parameter for low duty cycle and high frequency applications. Conventional approaches limit the pulse width to prevent noise, jitter and pulse skipping. This results in lower closed loop bandwidth.

 Infineon has developed a proprietary scheme to improve and enhance minimum pulse width which utilizes the benefits of voltage mode control with higher switching frequency, wider conversion ratio and higher closed loop bandwidth. This results in reduction of output capacitance requirements. System designers must ensure operation with a pulse width that is higher than this minimum on-time. This is necessary for the circuit to operate without jitter and pulse-skipping, which can cause high inductor current ripple and high output voltage ripple.

$$
t_{on} = \frac{D}{F_s} = \frac{V_{out}}{V_{in} \times F_s}
$$

In any application that uses IR3826A, the following condition must be satisfied:

$$
t_{on(\min)} \leq t_{on}
$$
  

$$
t_{on(\min)} \leq \frac{V_{out}}{V_{in} \times F_s}
$$
  

$$
V_{in} \times F_s \leq \frac{V_{out}}{t_{on(\min)}}
$$

The minimum output voltage is limited by the reference voltage and hence Vout(min) = 0.6 V. Therefore, for Vout(min) =  $0.6$  V,

$$
V_{\text{in}}\times F_{\text{s}} \leq \frac{V_{\text{out}}}{t_{\text{on(min}}}=\frac{0.6\,V}{60\,\text{ns}}=10V\,/\,\mu\text{s}
$$

At the maximum recommended input voltage of 17 V and minimum output voltage, the converter should be designed at a switching frequency that does not exceed 588 kHz. Conversely, for operation at the maximum recommended operating frequency (1.5 MHz) and minimum output voltage (0.6 V), the input voltage (Pvin) should not exceed 6.6 V, or pulse skipping will occur.



### <span id="page-29-0"></span>**12.16 Maximum Duty Ratio**

The IR3826A is designed to have a maximum duty ratio of 0.86 for most applications. In addition, there are two other factors that limit the maximum duty ratio. One is the minimum off-time, which is more dominant at high switching frequency. The other factor is the maximum output voltage of the error amplifier. Due to the built-in input voltage feedforward, the ramp voltage of the internal PWM modulator increases with Vin. However, the output of the error amplifier is clamped at the maximum voltage as specified in the electrical table, which can result in a max duty ratio smaller than 0.86 at high Vin. [Figure 20](#page-29-1) shows a plot of the maximum duty ratio vs. the switching frequency with built in input voltage feedforward.



<span id="page-29-1"></span>**Figure 20 Maximum duty cycle vs. switching frequency with Vin feedforward** 



# <span id="page-30-0"></span>**13 Design example**

The following example is a typical application for the IR3826A. The application circuit is shown i[n Figure 25.](#page-36-2)

PVin = Vin =  $12$  V ( $\pm$ 10%)  $Vo = 1.2 V$  $Io = 16A$ Peak-to-Peak Ripple Voltage = 1% of Vo  $\Delta$ Vo =  $\pm$  4% of Vo (for 30% Load Transient)

Fs = 1000 kHz

### <span id="page-30-1"></span>13.1 **Enabling the IR3826A**

As explained earlier, the precise threshold of the Enable lends itself well to implementation of a UVLO for the Bus Voltage as shown i[n Figure 21.](#page-30-3)



<span id="page-30-3"></span>Figure 21 Using Enable pin for UVLO implementation for a typical Enable threshold of V<sub>EN</sub> = 1.2 V

$$
V_{in(min)} \times \frac{R_2}{R_1 + R_2} = V_{EN} = 1.2 \text{V}
$$

$$
R_2 = R_1 \times \frac{V_{EN}}{V_{in(min)} - V_{EN}}
$$

For V<sub>in (min)</sub>=9.2 V, R1=49.9 kΩ and R2=7.5 kΩ ohm is a good choice.

### <span id="page-30-2"></span>**13.2 Programming the Frequency**

For Fs = 1000 kHz, select Rt = 23.2 k $\Omega$ , usin[g Table 9.](#page-23-1)



### **Design example**

### <span id="page-31-0"></span>**13.3 Output Voltage Programming**

Output voltage is programmed by the reference voltage and an external voltage divider. The Fb pin is the inverting input of the error amplifier, which is internally referenced to 0.6 V. The divider ratio is set to provide 0.6 V at the Fb pin when the output is at its desired value. The output voltage is defined by using the following equation:

$$
V_o = V_{ref} \times (1 + \frac{R_{F1}}{R_{F2}})
$$

The external resistor divider is connected to the output as shown i[n Figure 22.](#page-31-2)

$$
R_{F2} = R_{F1} \times \left(\frac{V_{ref}}{V_o - V_{ref}}\right)
$$

Select  $R_{F1}$ =2.61 kΩ,

$$
R_{F2} = 2.61 \times \left(\frac{0.6}{1.2 - 0.6}\right) = 2.61 k\Omega
$$



<span id="page-31-2"></span>**Figure 22 Typical application of the IR3826A for programming the output voltage** 

### <span id="page-31-1"></span>**13.4 Bootstrap Capacitor Selection**

To drive the Control FET, it is necessary to supply a gate voltage at least 4 V greater than the voltage at the SW pin, which is connected to the source of the Control FET. This is achieved by using a bootstrap configuration, which comprises the internal bootstrap diode and an external bootstrap capacitor (C1). The operation of the circuit is as follows: When the sync FET is turned on, the capacitor node connected to SW is pulled down to ground. The capacitor charges towards Vcc through the internal bootstrap diode [\(Figure 23\)](#page-32-2), which has a forward voltage drop  $V<sub>D</sub>$ . The voltage Vc across the bootstrap capacitor C1 is approximately given as:

$$
V_C = V_{CC} - V_D
$$

 When the control FET turns on in the next cycle, the capacitor node connected to SW rises to the bus voltage Vin. However, if the value of C1 is appropriately chosen, the voltage Vc across C1 remains approximately unchanged and the voltage at the Boot pin becomes:

$$
V_{\text{BOOT}} = V_{\text{in}} + V_{\text{CC}} - V_{\text{D}}
$$



#### **Design example**



<span id="page-32-2"></span>**Figure 23 Bootstrap circuit to generate Vc voltage. A value 0.1 µF is suitable for most applications** 

### <span id="page-32-0"></span>**13.5 Input Capacitor Selection**

The ripple current generated during the on time of the control FET should be provided by the input capacitor. The RMS value of this ripple is expressed by:

$$
I_{RMS} = I_o \times \sqrt{D \times (1 - D)}
$$

$$
D = \frac{V_o}{V_{in}}
$$

Where:

D is the Duty Cycle

I<sub>RMS</sub> is the RMS value of the input capacitor current. Io is the output current.

For Io=16 A and D = 0.1, the  $I_{RMS}$  = 4.8 A.

Ceramic capacitors are recommended due to their peak current capabilities. They also feature low ESR and ESL at higher frequency which enables better efficiency. For this application, it is advisable to have four 22 µF, 25V ceramic capacitors in 0805 package. In addition to these, although not mandatory, a single 330 µF, 25V electrolytic capacitor may also be used as a bulk capacitor and is recommended if the input power supply is not located close to the converter.

### <span id="page-32-1"></span>**13.6 Inductor Selection**

The inductor is selected based on output power, operating frequency and efficiency requirements. A low inductor value causes large ripple current, resulting in smaller size and faster response to a load transient, but poor efficiency and high output noise. Generally, the selection of the inductor value can be reduced to the desired maximum ripple current in the inductor (ΔiL). The optimum point is usually found between 20% and 50% ripple of the output current.

For the buck converter, the inductor value for the desired operating ripple current can be determined using the following relation:



#### **Design example**

$$
V_{i n \max} - V_o = L \times \frac{\Delta i_L}{\Delta t}
$$

$$
\Delta t = \frac{D}{F_s}
$$

$$
L = (V_{in\,\text{max}} - V_o) \times \frac{V_o}{V_{in} \times \Delta i_L \times F_s}
$$

Where:

Vin = Maximum input voltage

Vo = Output Voltage

Δi = Inductor Peak-to-Peak Ripple Current

Fs = Switching Frequency

Δt = On time for Control FET

D = Duty Cycle

If Δi ≈ 31%\*Io, then the output inductor is calculated to be 0.218 μH. Select L=0.215 μH for this application.

### <span id="page-33-0"></span>**13.7 Output Capacitor Selection**

The voltage ripple and transient requirements determine the output capacitors' type and values. The criterion is normally based on the value of the Effective Series Resistance (ESR). However the actual capacitance value and the Equivalent Series Inductance (ESL) are other contributing components. These components can be described as:

$$
\Delta V_o = \Delta V_{o(ESR)} + \Delta V_{o(ESL)} + \Delta V_{o(C)}
$$
  
\n
$$
\Delta V_{o(ESR)} = \Delta I_L \times ESR
$$
  
\n
$$
\Delta V_{o(ESL)} = \left(\frac{V_{in} - V_o}{L}\right) \times ESL
$$
  
\n
$$
\Delta V_{o(C)} = \frac{\Delta I_L}{8 \times C_o \times F_s}
$$

Where:

 $\Delta V_0$  = Output Voltage Ripple

 $\Delta I_L$  = Inductor Ripple Current

Since the output capacitor has a major role in the overall performance of the converter and determines the transient response characteristics, selection of the capacitor is critical. The IR3826A can perform well with all types of capacitors. As a rule, the capacitor must have low enough ESR to meet output ripple and load transient requirements.

The goal for this design is to meet the voltage ripple requirement in the smallest possible capacitor size. Therefore it is advisable to select ceramic capacitors due to their low ESR and ESL and small size. In this case, five 22 μF/6.3V/0805 ceramic capacitors are used. The ESR of this type of capacitor is around 3 mΩ each. The



#### **Design example**

de-rated capacitance value with 1.2 V dc bias and 10 mV ac voltage is around 18 µF each. It is also recommended to use a 0.1 µF ceramic capacitor at the output for high frequency filtering.

#### <span id="page-34-0"></span>**13.8 Feedback Compensation**

For this design, the resonant frequency of the output LC filter,  $F_{LC}$ , is

$$
F_{LC} = \frac{1}{2 \times \pi \sqrt{L_o \times C_o}}
$$
  
= 
$$
\frac{1}{2 \times \pi \sqrt{0.215 \times 10^{-6} \times 5 \times 18 \times 10^{-6}}}
$$
  
= 36.2kHz

The equivalent ESR zero of the output capacitors,  $F_{ESR}$ , is.

$$
F_{ESR} = \frac{1}{2\pi \times ESR \times C_o}
$$
  
= 
$$
\frac{1}{2\pi \times 0.3 \times 10^{-3} \times 18 \times 10^{-6}}
$$
  
= 2.95 MHz

Designing crossover frequency close to  $1/5$ th of the switching frequency gives F<sub>0</sub>=190 kHz.

According to Table 8, Type III B compensation is selected for FLC<F<sub>0</sub><F<sub>s</sub>/2<F<sub>ESR</sub>. Type III compensator is shown below for easy reference.



<span id="page-34-1"></span>



As can be seen from [Figure 24,](#page-34-1) Type III compensator contains two zeros and three poles. They can be calculated as follows.

The zeros are:

$$
F_{Z1} = \frac{1}{2\pi \times R_{C1} \times C_{C1}}
$$

$$
F_{Z2} = \frac{1}{2\pi \times C_{F3} \times (R_{F3} + R_{F1})}
$$

The poles are:

 $F_{p_1} = 0$ 

$$
F_{P2} = \frac{1}{2\pi \times R_{F3} \times C_{F3}}
$$

$$
F_{P3} = \frac{1}{2\pi \times R_{C1} \times C_{C2}}
$$

 To achieve sufficient phase boost near the cross-over frequency, it is desired to place one zero and one pole as follows:

$$
F_{Z2} = F_0 \sqrt{\frac{1 - \sin \theta}{1 + \sin \theta}} = 190 \times 10^3 \sqrt{\frac{1 - \sin 70}{1 + \sin 70}} = 33.5 \text{kHz}
$$
  

$$
F_{P2} = F_0 \sqrt{\frac{1 + \sin \theta}{1 - \sin \theta}} = 190 \times 10^3 \sqrt{\frac{1 + \sin 70}{1 - \sin 70}} = 1078 \text{kHz}
$$

To compensate the phase lag of the pole at the origin and to provide extra phase boost, the other zero could be placed at one half of the calculated zero above, i.e.  $F_{Z1}$  = 16.8 kHz. The third pole is usually placed at one half of the switching frequency to damp the switching noise. i.e.  $F_{p3}$  = 500 kHz.

Please note that the actual zero and pole locations can be fine tuned based on the calculated values. The selected compensation parameters are: R<sub>F1</sub>=2.61 kΩ, R<sub>F2</sub>=2.61 kΩ, R<sub>F3</sub>=66.5 Ω, C<sub>F3</sub>=2200 pF, R<sub>C1</sub>=1.21 kΩ,  $C_{C1}=10$ nF, C<sub>C2</sub>=120 pF. The selected C<sub>C2</sub> was chosen to be lower than the calculated value to provide sufficient phase margin at the cross over frequency. Finally, select the Vsns resistor divider to the same ratio of  $R_{F1}/R_{F2}$  to ensure the proper OVP and Pgood operations.



<span id="page-36-0"></span>



<span id="page-36-2"></span>**Figure 25 Application circuit for a 12 V to 1.2 V, 16 A point of load converter** 

### <span id="page-36-1"></span>**13.10 Suggested Bill of Materials for the Application Circuit**









# <span id="page-38-0"></span>**14 Typical Operating Waveforms**

Vin=12.0 V, Vout=1.2 V, Iout=0-16 A, room temperature, Natural Convection





### **Typical Operating Waveforms**





**Figure 26 Bode plot of IR3826A at 16 A load shows a bandwidth of 190 kHz, phase margin of 51.6º and gain margin of -11 dB**



**Typical Operating Waveforms** 



**Figure 27 Thermal image of the IR3826A demo board at 16 A load, room temperature, natural convection** 

Max Temperature of IR3826A = 75.6 °C, L=55.5°C



### <span id="page-41-0"></span>**15 Layout Recommendations**

 PCB layout is very important when designing high frequency switching converters. Layout will affect noise pickup and can cause a good design to perform with less than expected results.

Make the connections for the power components on the top layer with wide, copper filled areas or shapes. In general, it is desirable to make proper use of power planes and polygons for power distribution and heat dissipation.

The inductor, output capacitors and the IR3826A should be as close to each other as possible. This helps to reduce the EMI radiated by the power traces due to the high switching currents through them. Place the input capacitor directly at the PVin pin of IR3826A. The feedback part of the system should be kept away from the inductor and other noise sources. The critical bypass components such as capacitors for Vin and Vcc should be close to their respective pins. It is important to place the feedback components including feedback resistors and compensation components close to Fb and Comp pins.

In a multilayer PCB, use at least one layer as a power ground plane. It is not necessary to have a dedicated analog ground plane. However it is important to have sensitive analog signals referenced to a quiet ground location, avoiding the interference with the high current loop.

The Power QFN is a thermally enhanced package. To effectively remove heat from the device the exposed pad should be connected to the ground plane using via holes. [Figure 28](#page-42-0) [- Figure 33 i](#page-44-0)llustrate the implementation of the layout guidelines outlined above, on the IRDC3826A 6-layer demo board.

As shown in the PCB layout:

- Allow enough copper for PVin, GND and Vout
- All bypass capacitors are placed as close as possible to their connecting pins
- Components for loop compensation are placed as close as possible to the COMP pin
- AGND is connected to the inner PGND plane through via holes
- Resistor Rt is placed as close as possible to the Rt pin
- SW node copper should only be routed on the top layer to minimize switching noises
- Fb and Vsns trace routing are kept away from SW node
- Thermal via holes are placed on PVIN and PGND pads to aid thermal dissipation



### **Layout Recommendations**



<span id="page-42-0"></span>**Figure 28 IRDC3826A Demo Board – Top Layer** 



**Figure 29 IRDC3826A Demo Board – Bottom Layer** 



### **Layout Recommendations**



**Figure 30 IRDC3826A Demo Board – Middle Layer 1 (Ground)** 





**Figure 31 IRDC3826A Demo Board – Middle Layer 2 (Ground & Signal)** 



#### **Layout Recommendations**



**Figure 32 IRDC3826A Demo Board – Middle Layer 3 (Ground & Signal)** 



<span id="page-44-0"></span>



### <span id="page-45-0"></span>**15.1 PCB Metal and Component Placement**

Evaluation has shown that the best overall performance is achieved using the substrate/PCB layout as shown in the following figures. PQFN devices should be placed to an accuracy of 0.050 mm on both X and Y axes. Selfcentering behavior is highly dependent on solders and processes, and experiments should be run to confirm the limits of self-centering on specific processes.







### <span id="page-46-0"></span>**15.2 Solder Resist**

Infineon recommends that larger Power or Land Area pads are Solder Mask Defined (SMD.) This allows the underlying copper traces to be as large as possible, which helps in terms of current carrying capability and device cooling capability.

SMD pad design is recommended. When using SMD pads, the Solder Resist Window should be larger than the Copper Pad by at least 0.05 mm on each edge than the openings in the solder mask. This allows for layers to be misaligned by up to 0.1mm on both axes.

Ensure that the solder resist in-between the smaller signal lead areas is at least 0.15 mm wide, due to the high x/y aspect ratio of the solder mask strip.







### <span id="page-47-0"></span>**15.3 Stencil Design**

Stencils for PQFN packages can be used with thicknesses of 0.100-0.250 mm (0.004-0.010"). Stencils thinner than 0.100 mm are unsuitable because they deposit insufficient solder paste to make good solder joints with the ground pad; high reductions sometimes create similar problems. Stencils in the range of 0.125 mm-0.200 mm (0.005-0.008"), with suitable reductions, give the best results.

A recommended stencil design is shown in [Figure 36](#page-47-1). This design is for a stencil thickness of 0.127 mm (0.005"). The reduction should be adjusted for stencils of other thicknesses.



<span id="page-47-1"></span>



### <span id="page-48-0"></span>**16 Package**

### <span id="page-48-1"></span>**16.1 Marking Information**



**Figure 37 Package Marking** 



### <span id="page-49-0"></span>**16.2 Dimensions**



### **Package**

| Ş<br>М          | Common                |           |                 |            |       |       |
|-----------------|-----------------------|-----------|-----------------|------------|-------|-------|
| в<br>$\Box$     | DIMENSIONS MILLIMETER |           | DIMENSIONS INCH |            |       |       |
| ∟               | MIN.                  | NOM.      | MAX.            | MIN.       | NOM.  | MAX.  |
| A               | 0.85                  | 0.90      | 0.95            | 0.034      | 0.036 | 0.038 |
| A3              | 0.203 REF.            |           | 0.008 REF.      |            |       |       |
| A1              | 0.00                  | 0.02      | 0.05            | 0.000      | 0.001 | 0.002 |
| ю               | 0.25                  | 0.30      | 0.35            | 0.010      | 0.012 | 0.014 |
| D               | 4.90                  | 5.00      | 5.10            | 0.193      | 0.197 | 0.201 |
| D2              | 2.64                  | 2.69      | 2.74            | 0.104      | 0.106 | 0.108 |
| DЗ              | 2.08                  | 2.13      | 2.18            | 0.082      | 0.084 | 0.086 |
| D4              | 0.97                  | 1.02      | 1.07            | 0.039      | 0.041 | 0.043 |
| E               | 5.90                  | 6.00      | 6.10            | 0.233      | 0.237 | 0.241 |
| E <sub>2</sub>  | 1.50                  | 1.55      | 1.60            | 0.060      | 0.062 | 0.063 |
| E3              | 2.84                  | 2.89      | 2.94            | 0.112      | 0.114 | 0.116 |
| E4              | 2.44                  | 2.49      | 2.54            | 0.097      | 0.099 | 0.100 |
| е               | 0.65 BSC              |           | 0.026 BSC       |            |       |       |
| L               | 0.35                  | 0.40      | 0.45            | 0.014      | 0.016 | 0.018 |
| $\sqcup$ 1      | 0.70                  | 0.75      | 0.80            | 0.028      | 0.030 | 0.031 |
| d1              |                       | 0.30 REF. |                 | 0.012 REF. |       |       |
| d2              | REF.<br>0.61          |           | 0.024 REF.      |            |       |       |
| d3              | 0.52<br>REF.          |           |                 | 0.020 REF. |       |       |
| d4              | 0.73 REF.             |           |                 | 0.029 REF. |       |       |
| d5              | 0.76<br>REF.          |           |                 | 0.030 REF. |       |       |
| d6              | 0.40<br>REF.          |           |                 | 0.016 REF. |       |       |
| d7              | 0.43 REF.             |           |                 | 0.017 REF. |       |       |
| d8              | 0.40<br>REF.          |           |                 | 0.016 REF. |       |       |
| 99              | 2.31<br>REF.          |           |                 | 0.091 REF. |       |       |
| 0 <sup>10</sup> | 1.15<br>REF.          |           |                 | 0.045 REF. |       |       |

**Figure 38 Package Dimensions** 





# <span id="page-51-0"></span>**17 Environmental Qualifications**

#### **Table 10**





#### **Revision-History**

#### IR3826A

#### **Revision:-2019-07-03,-Rev.-2.2**



#### **Trademarks**

All referenced product or service names and trademarks are the property of their respective owners.

#### **We-Listen-to-Your-Comments**

Any information within this document that you feel is wrong, unclear or missing at all? Your feedback will help us to continuously improve the quality of this document. Please send your proposal (including a reference to this document) to: **erratum@infineon.com**

**Published-by Infineon-Technologies-AG 81726-München,-Germany ©-2019-Infineon-Technologies-AG All-Rights-Reserved.**

#### **Legal-Disclaimer**

The information given in this document shall in no event be regarded as a guarantee of conditions or characteristics ("Beschaffenheitsgarantie").

With respect to any examples, hints or any typical values stated herein and/or any information regarding the application of the product, Infineon Technologies hereby disclaims any and all warranties and liabilities of any kind, including without limitation warranties of non-infringement of intellectual property rights of any third party.

In addition, any information given in this document is subject to customer's compliance with its obligations stated in this document and any applicable legal requirements, norms and standards concerning customer's products and any use of the product of Infineon Technologies in customer's applications.

The data contained in this document is exclusively intended for technically trained staff. It is the responsibility of customer's technical departments to evaluate the suitability of the product for the intended application and the completeness of the product information given in this document with respect to such application.

#### **Information**

For further information on technology, delivery terms and conditions and prices please contact your nearest Infineon Technologies-Office-(**www.infineon.com**).

#### **Warnings**

Due to technical requirements, components may contain dangerous substances. For information on the types in question, please contact the nearest Infineon Technologies Office.

The Infineon Technologies component described in this Data Sheet may be used in life-support devices or systems and/or automotive, aviation and aerospace applications or systems only with the express written approval of Infineon Technologies, if a failure of such components can reasonably be expected to cause the failure of that life-support, automotive, aviation and aerospace device or system or to affect the safety or effectiveness of that device or system. Life support devices or systems are intended to be implanted in the human body or to support and/or maintain and sustain and/or protect human life. If they fail, it is reasonable to assume that the health of the user or other persons may be endangered.