

# High-Performance Clock Synthesizer

## **Features**

- Low-noise PLL for high-performance clock applications
- Differential Clock Output: Four frequencies selectable, reconfigurable by I<sup>2</sup>C
- Output frequency support from 15 MHz to 2.1 GHz
- Fractional N PLL with fully integrated VCO
- Works on third overtone (OT3) of a fixed frequency crystal, Low frequency fundamental (LFF), High frequency fundamental (HFF) mode crystal and Low Frequency Input
- LVPECL, CML, HCSL, LVDS or LVCMOS output standards available
- Compatible with 3.3 V, 2.5 V, and 1.8 V supply
- 150 fs typical integrated jitter performance (12 kHz to 20 MHz frequency offsets) for output greater than 150 MHz
- VCXO functionality provided with tunable Total Pull Range (TPR) from +/- 50 ppm to +/- 275 ppm
- 16 pin QFN package: 3 × 3 × 0.6 mm

## **Functional Description**

The CY29430 is a Programmable PLL based crystal oscillator solution with flexible output frequency options. It is field and factory programmable for any output frequency between 15 MHz and 2.1 GHz. Four frequencies are independently programmable on the differential output with the frequency select (FS) pins. Additionally, other frequency options can be configured with the I<sup>2</sup>C interface. Using advanced design technology, it provides excellent jitter performance across the entire output frequency range working reliably at supply voltages from 1.8 V to 3.3 V for ambient temperatures from -40 °C to +105 °C. This makes it ideally suited for communications applications (for example, OTN, SONET/SDH, xDSL, GbE, Networking, Wireless Infrastructure), test and instrumentation applications, and high speed data converters. Additionally, the VCXO function enables the use of CY29430 in applications requiring a clock source with voltage control and in discrete clocking solutions for synchronous timing applications.

The CY29430 device configuration can be created using ClockWizard 2.1. For programming support, contact Cypress technical support or send an email to clocks@cypress.com.

For a complete list of related documentation, click here.



## Logic Block Diagram



## Contents

| Pin Diagram                              | 3  |
|------------------------------------------|----|
| Pin Description                          | 3  |
| Functional Overview                      | 4  |
| Programmable Features                    | 4  |
| Architecture Overview                    | 4  |
| Internal State Diagram                   | 5  |
| Small/Large Changes                      | 5  |
| Programming Support                      | 5  |
| Frequency Configurations                 |    |
| Programmable OE Polarity                 | 5  |
| Programmable VCXO                        | 5  |
| Power Supply Sequencing                  | 5  |
| I2C Interface                            | 5  |
| Memory Map                               | 6  |
| Absolute Maximum Ratings                 | 7  |
| Recommended Operating Conditions         | 7  |
| DC Electrical Specifications             | 7  |
| DC Specifications for LVDS Output        | 8  |
| DC Specifications for LVPECL Output      | 8  |
| DC Specifications For CML Output         | 8  |
| DC Specifications for HCSL Output        | 8  |
| DC Specifications for LVCMOS Output      |    |
| VCXO Specific Parameters                 | 9  |
| AC Electrical Specifications for LVPECL, |    |
| LVDS, CML Outputs                        | 10 |

| AC Electrical Specifications for HCSL Output | 11 |
|----------------------------------------------|----|
| AC Electrical Specifications                 |    |
| for LVCMOS Output                            | 11 |
| HFF Crystal Specifications                   | 12 |
| OT3 Crystal Specifications                   | 12 |
| LFF Crystal Specifications                   | 12 |
| LF Low Frequency Reference                   | 13 |
| Timing Parameters                            | 13 |
| Input Clock Measurement Point                | 13 |
| Phase Jitter Characteristics                 | 14 |
| I2C Bus Timing Specifications                | 14 |
| Voltage and Timing Definitions               | 15 |
| Phase Noise Plots                            | 17 |
| Ordering Information                         | 20 |
| Ordering Code Definitions                    | 20 |
| Package Diagram                              | 21 |
| Acronyms                                     | 22 |
| Document Conventions                         |    |
| Units of Measure                             |    |
| Document History Page                        |    |
| Sales, Solutions, and Legal Information      | 24 |
| Worldwide Sales and Design Support           | 24 |
| Products                                     | 24 |
| PSoC® Solutions                              |    |
| Cypress Developer Community                  | 24 |
| Technical Support                            | 24 |



# **Pin Diagram**

CYPRESS

CY29430 PINOUT



## **Pin Description**

| Name                  | Pin Number | Description                                                          |
|-----------------------|------------|----------------------------------------------------------------------|
| VC <sup>[1]</sup>     | 1          | Input Voltage for VCXO                                               |
| SDA                   | 2          | Serial Data input/output for I <sup>2</sup> C                        |
| OE                    | 3          | Output Enable input                                                  |
| NC1                   | 4          | No Connect                                                           |
| FS0                   | 5          | Frequency Select-0 (100 kΩ pull-down)                                |
| FS1                   | 6          | Frequency Select-1 (100 kΩ pull-down)                                |
| SCL                   | 7          | Serial Clock input for I <sup>2</sup> C                              |
| V <sub>DDO</sub>      | 8          | Power supply for output Driver                                       |
| CLK_N <sup>[2]</sup>  | 9          | Complementary Clock Output                                           |
| CLK_P <sup>[2]</sup>  | 10         | True Clock Output                                                    |
| CLK_SE <sup>[2]</sup> | 11         | (Optional) LVCMOS clock output                                       |
| GND                   | 12         | Supply Ground for Output Driver                                      |
| V <sub>DD</sub>       | 13         | Power supply for core                                                |
| GND                   | 14         | Supply ground                                                        |
| XIN                   | 15         | Crystal or Clock reference input                                     |
| XOUT                  | 16         | Crystal reference output, leave floating in case clock input for XIN |
| E-PAD                 |            | Exposed Pad. Must be connected to ground                             |

Note

If VC is unused, do not leave it floating; connect it to VDD or GND.
 CLK\_SE and (CLK\_P, CLK\_N) will not be available at the same time. VDD should be equal VDDO.





## **Functional Overview**

### **Programmable Features**

### Table 1. Programmable Features

| Feature      | Description                                            |
|--------------|--------------------------------------------------------|
| Frequency    | Frequency for the PLL                                  |
| Tuning       | Oscillator tuning (load capacitance values)            |
| Function     | OE Polarity                                            |
| Power Supply | V <sub>DD</sub> (1.8, 2.5 or 3.3 V)                    |
|              | Enable/Disable VCXO                                    |
| vcxo         | Kv Polarity                                            |
| VCAO         | Total Pull Range                                       |
|              | Modulation Bandwidth                                   |
| Output       | Output Standard (LVPECL, LVDS, HCSL,<br>CML or LVCMOS) |
| Function     | l <sup>2</sup> C address                               |
|              | 4 Frequency Configurations                             |
| Reference    | Crystal (HFF, OT3, LFF) or Clock input                 |

### **Architecture Overview**

The CY29430 is a high-performance programmable PLL crystal oscillator supporting multiple functions and multiple output standards. The device has internal one-time programmable (OTP) nonvolatile memory (NVM) that can be partitioned into Common Device Configurations and Output frequency-related Information (see Figure 2). The Common Device Configurations do not change with output frequency and consist of chip power supply, OE polarity, I<sup>2</sup>C device address, input reference, output standards, and VCXO. The device also contains volatile memory that stores an exact copy of the NVM at the release of reset on Power ON. The Chip settings depend on the contents of the volatile memory and the output frequency depends on the configurations, as explained in Figure 1. The volatile memory can be accessed through the I<sup>2</sup>C bus and modified.

### Figure 1. Conceptual Memory Structure



#### Figure 2. Memory structure for configurations



Description of Settings for the Memory Structure

- Profile[FS0-3]: Frequency information
- VCXO Function: VCXO enable/disable, TPR, modulation bandwidth and Kv (Slope for VC vs. Frequency) information
- V<sub>DD</sub>: 1.8-/2.5-/3.3V range information
- I<sup>2</sup>C: enable/disable, I<sup>2</sup>C address information
- Output Standards: LVPECL, LVDS, CML, HCSL or LVCMOS
- LOCK pattern: 2-bit pattern to indicate eFuse lock
- Input Reference: Crystal (OT3, HFF, LFF) or Clock



### Internal State Diagram

The CY29430 contains a state machine which controls the device behavior. The state machine loads the "eFuse" contents to "NVMCopy" after reset as indicated in Figure 3. The state machine enters one of the following states: "Command Wait state" or "Active state" according to the value of LOCK. In the "Command Wait state" state, user may access all the registers and read/write the "NVMCopy" contents. The following commands can be used in the "Command Wait state":

■ Program eFuse

□ Selectively Program eFuse

- Copy eFuse to NVMCopy
- Copy NVMCopy to NVMRegister
- Loop Lock

User may test the device functionality by issuing "Loop Lock" command to enter the "Active state" without programming the LOCK. The device will function according to the settings.

#### Figure 3. State Diagrams



When the LOCK is programmed to "10" or "01" the device goes into the "Active state" and output clock is available after the completion of the power ON cycle.

In the "Active state", user may change the output frequency by applying "Small Change" or "Large Change" commands.

#### Small/Large Changes

Small change refers to the case where the frequency is changing within  $\pm 500$  ppm. The frequency information will be loaded through I<sup>2</sup>C and the output frequency will change without any glitch from its original frequency to the new frequency. Note. the small change functionality is not supported in the Integer mode PLL. For more information, see AC Electrical Specifications for LVPECL, LVDS, CML Outputs.

Large change refers to the case where the frequency is changing more than  $\pm 500$  ppm and is done through an  $I^2C$  or FS state change. The device will recalibrate and reconfigure the PLL and the output will be differential Low synchronously until this process is completed.

### **Programming Support**

The CY29430 is a software-configurable solution in which Cypress provides a Programming Specification that defines all necessary configuration bits. This information is used by the customer to develop programming software for use with their programmer hardware.

### **Frequency Configurations**

The FS[0-3] setting is done based on the logic levels on the FS0 and FS1 pins as indicated in the Table 5 on page 6. The Frequency Configuration consists of the desired output frequency corresponding to each of the FS[0–3] setting. The Fractional-N PLL is loaded with values required to generate the frequency for each of these settings based on the input crystal frequency. The Frequency configuration for FS[0–3] is provided in Table 3.

### Programmable OE Polarity

The CY29430 contains a bit for OE polarity setting (default is active-low). User can choose active-high or active-low polarity for the OE function. The output will be differential Low synchronously when OE is deasserted

### Programmable VCXO

The device incorporates a proprietary technique for modulating frequency by modifying VCO frequency according to the VC control voltage. The pull profile is linear and accurate comparing with pulling the OT3/HFF reference. Also, the VCXO characteristics are very stable and do not vary over temperature, supply voltage or process variations.

Kv (Slope for frequency vs. VC), TPR VC bandwidth and VCXO on/off are all programmable.Note. the VCXO functionality is not supported in the Integer mode PLL.

### **Power Supply Sequencing**

The CY29430 does not require any specific sequencing for startup. Startup requires a monotonic  $V_{DD}$  ramp specified in the datasheet. After the ramp up,  $V_{DD}$  has to be maintained within the limits specified for it in the Recommended Operating Conditions. Brownout detection and protection has to be implemented elsewhere in the system.

Other input signals, VC, FS0 or FS1, can power up earlier or later than  $V_{DD}$ , there are no timing requirement for those input signals with reference to  $V_{DD}$ . The device will operate normally when all of the input signals are settled in the configured state.

If a TCXO or external clock is fed into the XIN inputs, a stable input has to be present before start of the V<sub>DD</sub> ramp up to the specified level. This is because the on-chip frequency calibration process starts at Power ON and requires a stable reference input to be available at the start of the process.

## I<sup>2</sup>C Interface

The CY29430 supports two-wire serial interface ( $I^2C$ ) in Fast Mode (400 kbits/s) and 7-bit addressing. The device address is programmable and is 55h by default. It supports single-byte access only. The first  $I^2C$  access to the device will be available at 5 ms (minimum) after VDD reaches its minimum specified voltage.



## **Memory Map**

### Table 2. Common Configurations

| Memory Address | Description           |
|----------------|-----------------------|
| 50h–57h        | Device configurations |

### Table 3. FS[0-3]: Frequency Configurations

| Memory Address                                | Description            |
|-----------------------------------------------|------------------------|
| 10h, 20h, 30h, 40h                            | DIVO                   |
| 11h, 21h, 31h, 41h                            | DIVO, DIVN_INT         |
| 12h, 22h, 32h, 42h                            | ICP,DIVN_INT, PLL_MODE |
| 13h, 23h, 33h, 43h                            | DIVN_FRAC_L            |
| 14h, 24h, 34h, 44h                            | DIVN_FRAC_M            |
| 15h, 25h, 35h, 45h                            | DIVN_FRAC_H            |
| 1xh = FS0, 2xh = FS1,<br>3xh = FS2, 4xh = FS3 | _                      |

### Table 4. Miscellaneous Information

| Memory Address  | Description                   |
|-----------------|-------------------------------|
| 00h (Read only) | Device ID (= 51h)             |
| D4h–D6h         | User configurable information |

The user must write all the contents created by the Configuration tool. Partial updates to the device is not allowed.

Access to locations other than those described here may cause fatal error in device operation.

### Table 5. FS Setting

| FS1 | FS0 | FS Setting |
|-----|-----|------------|
| 0   | 0   | FS0        |
| 0   | 1   | FS1        |
| 1   | 0   | FS2        |
| 1   | 1   | FS3        |



## Absolute Maximum Ratings

Exceeding maximum ratings <sup>[3]</sup> may shorten the useful life of the device. User guidelines are not tested.

| Supply voltage to ground potential0.5 V to + 3.8 V     |
|--------------------------------------------------------|
| Input voltage0.5 V to + 3.8 V                          |
| Storage temperature (non-condensing) –55 °C to +150 °C |
| Junction temperature40 °C to +125 °C                   |
| Programming temperature 0 °C to +125 °C                |

## **Recommended Operating Conditions**

Programming voltage ......2.5 V ± 0.1 V Supply Current for eFuse Programming ...... 50 mA Maximum programming cycles .....1 ESD HBM (JEDEC JS-001-2012) ...... 2000 V ESD MM (JEDEC JESD22-A115B) ...... 200 V ESD CDM (JEDEC JESD22-C101E) ...... 500V Latch up current ......±140 mA

| Parameter                          | Description                                            | Min  | Max  | Unit |
|------------------------------------|--------------------------------------------------------|------|------|------|
|                                    | Supply voltage, 1.8 V operating range, 1.8 V $\pm$ 5%  | 1.71 | 1.89 |      |
| V <sub>DD</sub> , V <sub>DDO</sub> | Supply voltage, 2.5 V operating range, 2.5 V ± 10%     | 2.25 | 2.75 | V    |
| ,                                  | Supply voltage, 3.3 V operating range, 3.3 V $\pm$ 10% | 2.97 | 3.63 |      |
| T <sub>A</sub>                     | Ambient temperature                                    | -40  | +105 | °C   |
| f <sub>RES</sub>                   | Frequency resolution                                   | _    | 2    | ppb  |
| T <sub>PLLHOLD</sub>               | PLL Hold Temperature Range                             | _    | 125  | °C   |

## **DC Electrical Specifications**

| Parameter                      | Description                   | Test Conditions                                                                                                                     | Min                 | Тур | Max                   | Unit |
|--------------------------------|-------------------------------|-------------------------------------------------------------------------------------------------------------------------------------|---------------------|-----|-----------------------|------|
|                                | Supply current, LVPECL        | $V_{DD}$ = 3.3 V/2.5 V,<br>50 $\Omega$ to V <sub>TT</sub> (V <sub>DDO</sub> – 2.0 V), with<br>common mode current                   | _                   | 93  | 106                   |      |
|                                | Supply current, LVPECL        | $V_{DD}$ = 3.3 V/2.5 V,<br>50 $\Omega$ to V <sub>TT</sub> (V <sub>DDO</sub> – 2.0 V), without<br>common mode current <sup>[5]</sup> | _                   | 81  | 94                    |      |
|                                | Supply current, LVDS          | $V_{DD}$ = 3.3 V/2.5 V/1.8 V,<br>100 $\Omega$ between CLKP and CLKN                                                                 | -                   | 69  | 81                    |      |
| I <sub>DD</sub> <sup>[4]</sup> | Supply current, HCSL          | V <sub>DD</sub> = 3.3 V/2.5 V/1.8 V,<br>33 Ω and 49.9 Ω to GND                                                                      | -                   | 80  | 93                    | mA   |
|                                | Supply current, CML           | $V_{DD}$ = 3.3 V/2.5 V/1.8 V,<br>50 Ω to $V_{DDO}$                                                                                  | -                   | 73  | 86                    |      |
|                                | Supply current, CMOS          | V <sub>DD</sub> = 3.3 V/2.5 V/1.8 V, 0-pF load,<br>33.33 MHz                                                                        | -                   | 58  | 70                    |      |
|                                | Supply current, CMOS          | V <sub>DD</sub> = 3.3 V/2.5 V/1.8 V, 10-pF load,<br>33.33 MHz                                                                       | -                   | 66  | 78                    |      |
|                                | Supply current, PLL only      | V <sub>DD</sub> = 3.3 V/2.5 V/1.8 V                                                                                                 | _                   | 59  | 70                    |      |
| I <sub>IH</sub>                | Input high current            | Logic input, Input = V <sub>DD</sub>                                                                                                | -                   | 30  | 50                    | μA   |
| IIL                            | Input low current             | Logic input, Input = GND                                                                                                            | -                   | 30  | 50                    | μA   |
| V <sub>IH</sub> <sup>[6]</sup> | Input high voltage            | OE, FS, SCL, SDA logic level = 1                                                                                                    | $0.7 \times V_{DD}$ | -   | -                     | V    |
| V <sub>IL</sub> [6]            | Input low voltage             | OE, FS, SCL, SDA logic level = 0                                                                                                    | _                   | -   | 0.3 × V <sub>DD</sub> | V    |
| V <sub>IN</sub>                | Input voltage level           | All input, relative to GND                                                                                                          | -0.5                | _   | 3.8                   | V    |
| R <sub>P</sub>                 | Internal pull-up resistance   | OE, configured active High                                                                                                          | -                   | 200 | -                     | kΩ   |
| D                              |                               | OE, configured active Low                                                                                                           | -                   | 200 | -                     | kΩ   |
| R <sub>D</sub>                 | Internal pull-down resistance | FS0, FS1 pins                                                                                                                       | _                   | 100 | -                     | kΩ   |

#### Notes

Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only and functional operation of the device at these or at any other conditions beyond those indicated under Recommended Operating Conditions is not implied. Exposure to Absolute-Maximum-Rated conditions for extended periods may affect device reliability or cause permanent device damage.
 I<sub>DD</sub> is the total supply current and is measured with V<sub>DD</sub> and V<sub>DDO</sub> shorted together.
 In ClockWizard 2.1, setting the output standard to LVPECL2 configures the output to "LVPECL without common mode current". Refer to AN210253 for LVPECL terminations for different use case configurations.

6. I<sup>2</sup>C operation applicable for V<sub>DD</sub> of 1.8 V and 2.5 V only.



# **DC Specifications for LVDS Output**

(V<sub>DDO</sub> = 1.8-V, 2.5-V, or 3.3-V range)

| Parameter                       | Description                                                    | Conditions                               | Min   | Тур   | Max   | Units |
|---------------------------------|----------------------------------------------------------------|------------------------------------------|-------|-------|-------|-------|
| V <sub>OCM</sub> <sup>[7]</sup> | Output common-mode voltage                                     | V <sub>DDO</sub> = 2.5-V or 3.3-V range  | 1.125 | 1.200 | 1.375 | V     |
|                                 | Change in V <sub>OCM</sub> between complementary output states | _                                        | -     | -     | 50    | mV    |
| I <sub>OZ</sub>                 | Output leakage current                                         | Output off, $V_{OUT}$ = 0.75 V to 1.75 V | -20   | -     | 20    | μΑ    |

# **DC Specifications for LVPECL Output**

(V<sub>DDO</sub> = 2.5-V or 3.3-V range, with common mode current)

| Parameter       | Description         | Conditions                                        | Min                      | Тур | Max                      | Units |
|-----------------|---------------------|---------------------------------------------------|--------------------------|-----|--------------------------|-------|
| V <sub>OH</sub> | Output high voltage | R-term = 50 Ω to $V_{TT}$<br>( $V_{DDO}$ – 2.0 V) | V <sub>DDO</sub> – 1.165 | -   | V <sub>DDO</sub> - 0.800 | V     |
| V <sub>OL</sub> | Output low voltage  | R-term = 50 Ω to $V_{TT}$<br>( $V_{DDO}$ – 2.0 V) | V <sub>DDO</sub> – 2.0   | -   | V <sub>DDO</sub> – 1.55  | V     |

## **DC Specifications For CML Output**

(V<sub>DDO</sub> = 1.8-V, 2.5-V, or 3.3-V range)

| Parameter       | Description         | Conditions                               | Min                      | Тур                     | Max                     | Units |
|-----------------|---------------------|------------------------------------------|--------------------------|-------------------------|-------------------------|-------|
| V <sub>OH</sub> | Output high voltage | R-term = 50 $\Omega$ to V <sub>DDO</sub> | $V_{\text{DDO}} - 0.085$ | V <sub>DDO</sub> - 0.01 | V <sub>DDO</sub>        | V     |
| V <sub>OL</sub> | Output low voltage  | R-term = 50 $\Omega$ to V <sub>DDO</sub> | V <sub>DDO</sub> – 0.6   | V <sub>DDO</sub> - 0.4  | V <sub>DDO</sub> - 0.32 | V     |

# **DC Specifications for HCSL Output**

(V<sub>DDO</sub> = 1.8-V, 2.5-V or 3.3-V range)

| Parameter                              | Description                                                 | Conditions                                      | Min  | Тур | Max  | Units |
|----------------------------------------|-------------------------------------------------------------|-------------------------------------------------|------|-----|------|-------|
| V <sub>MAX</sub> <sup>[8]</sup>        | Max output high voltage                                     | Measurement taken from<br>single-ended waveform | -    | -   | 1150 | mV    |
| V <sub>MIN</sub> <sup>[8]</sup>        | Min output low voltage                                      | Measurement taken from<br>single-ended waveform | -300 | _   | -    | mV    |
| V <sub>OHDIFF</sub>                    | Differential output high voltage                            | Measurement taken from differential waveform    | 150  | -   | -    | mV    |
| V <sub>OLDIFF</sub>                    | Differential output low voltage                             | Measurement taken from differential waveform    | _    | _   | -150 | mV    |
| V <sub>CROSS</sub> <sup>[8]</sup>      | Absolute crossing point voltage                             | Measurement taken from<br>single-ended waveform | 250  | -   | 600  | mV    |
| V <sub>CROSSDELTA</sub> <sup>[8]</sup> | Variation of V <sub>CROSS</sub> over all rising clock edges | Measurement taken from<br>single-ended waveform | _    | -   | 140  | mV    |

Notes

Requires external AC coupling for V<sub>DDO</sub> = 1.8-V range, as indicated in Figure 9. The common-mode voltage of 1.2V has to be generated and applied externally.
 Parameters are guaranteed by design and characterization. Not 100% tested in production.



# **DC Specifications for LVCMOS Output**

| Parameter       | Description        | Conditions                            | Min             | Тур | Max | Units |
|-----------------|--------------------|---------------------------------------|-----------------|-----|-----|-------|
| V <sub>OH</sub> |                    | 100 μA load                           | $V_{DDO} - 0.2$ | -   | -   |       |
|                 |                    | 4 mA load, $V_{DD}$ = 3.3 V           | $V_{DDO} - 0.3$ | -   | -   | V     |
|                 |                    | 4 mA load, $V_{DD}$ = 1.8 V and 2.5 V | $V_{DDO} - 0.4$ | _   | -   |       |
| V <sub>OL</sub> | Output low voltage | 100 μA load                           | -               | _   | 0.2 | V     |
|                 |                    | 4 mA load                             | -               | _   | 0.3 | v     |

# **VCXO Specific Parameters**

| Parameter <sup>[9]</sup>          | Description                                   | Condition                                 | Min                   | Тур  | Max                 | Units |
|-----------------------------------|-----------------------------------------------|-------------------------------------------|-----------------------|------|---------------------|-------|
| TPR                               | Total Pull Range                              | VC range 0.1 × $V_{DD}$ to 0.9 × $V_{DD}$ | <u>+</u> 50           | -    | <u>+</u> 275        | ppm   |
| K <sub>BSL</sub>                  | Best-fit Straight Line (BSL)<br>linearity     | Deviation from BSL line                   | -5                    | -    | 5                   | %     |
| K <sub>INC</sub>                  | Incremental linearity                         | Kv slope deviation                        | -10                   | -    | 10                  | %     |
| K <sub>BW</sub>                   | Bandwidth of Kv modulation                    | Programmable                              | 5                     | 10   | 20                  | kHz   |
| K <sub>RANGE</sub>                | voltage range on the control port permissible | -                                         | 0                     | -    | V <sub>DD</sub>     | V     |
|                                   |                                               | $V_{DD}$ configuration = 1.8 V            | -                     | 0.9  | -                   | V     |
| V <sub>CTYP</sub>                 | Nominal center VC control voltage             | $V_{DD}$ configuration = 2.5 V            | -                     | 1.25 | -                   | V     |
|                                   | , onago                                       | $V_{DD}$ configuration = 3.3 V            | -                     | 1.65 | -                   | V     |
| R <sub>VCIN</sub> <sup>[10]</sup> | Input resistance for VC                       | _                                         | 5                     | -    | -                   | MΩ    |
| V <sub>RANGE</sub>                | Input voltage range                           | range of input possible at control port   | 0.1 × V <sub>DD</sub> | _    | $0.9 \times V_{DD}$ | V     |

Notes

Parameters are guaranteed by design and characterization. Not 100% tested in production.
 R<sub>VCIN</sub> is 100% tested.



# AC Electrical Specifications for LVPECL, LVDS, CML Outputs

 $(V_{DD}$  = 3.3 V and 2.5 V for LVPECL, with common mode current, and  $V_{DD}$  = 3.3 V, 2.5 V, and 1.8 V for LVDS and CML outputs)

| Parameter <sup>[10]</sup> | Description                                         | Details/Conditions                                                                                 | Min | Тур | Max  | Unit   |
|---------------------------|-----------------------------------------------------|----------------------------------------------------------------------------------------------------|-----|-----|------|--------|
| fout                      | Clock Output Frequency                              | LVPECL, CML, LVDS output standards                                                                 | 15  | _   | 2100 | MHz    |
|                           | LVPECL Output Rise/Fall Time                        | 20% to 80% of AC levels.<br>Measured at 156.25 MHz for PECL<br>outputs.                            | -   | _   | 350  | ps     |
| t <sub>RF</sub>           | CML Output Rise/Fall Time                           | 20% to 80% of AC levels.<br>Measured at 156.25 MHz for CML<br>outputs.                             | -   | _   | 350  | ps     |
|                           | LVDS Output Rise/Fall Time                          | 20% to 80% of AC levels.<br>Measured at 156.25 MHz for LVDS<br>outputs.                            | -   | _   | 350  | ps     |
| t <sub>ODC</sub>          | Output Duty Cycle                                   | Measured at differential 50% level, 156.25 MHz.                                                    | 45  | 50  | 55   | %      |
| V <sub>P</sub>            | LVDS output differential peak                       | 15 MHz to 700 MHz                                                                                  | 247 | _   | 454  | mV     |
| V <sub>P</sub>            | LVDS output differential peak                       | 700 MHz to 2100 MHz                                                                                | 150 | _   | 454  | mV     |
| $\Delta V_{P}$            | Change in VP between<br>complementary output states | _                                                                                                  | _   | _   | 50   | mV     |
| V <sub>P</sub>            |                                                     | f <sub>OUT</sub> = 15 MHz to 325 MHz                                                               | 450 | _   | _    | mV     |
| V <sub>P</sub>            | LVPECL output differential peak                     | f <sub>OUT</sub> = 325 MHz to 700 MHz                                                              | 350 | _   | _    | mV     |
| V <sub>P</sub>            | ]                                                   | f <sub>OUT</sub> = 700 MHz to 2100 MHz                                                             | 250 | _   | -    | mv     |
| V <sub>P</sub>            | CML output differential peak                        | f <sub>OUT</sub> = 15 MHz to 700 MHz                                                               | 250 | _   | 600  | mV     |
| V <sub>P</sub>            | CML output differential peak                        | f <sub>OUT</sub> = 700 MHz to 2100 MHz                                                             | 200 | _   | 600  | mV     |
| t <sub>CCJ</sub>          | Cycle to Cycle Jitter                               | pk, measured at differential signal,<br>156.25 MHz, over 10k cycles,<br>100 MHz–130 MHz crystal    | -   | _   | 50   | ps     |
| t <sub>PJ</sub>           | Period Jitter                                       | pk-pk, measured at differential<br>signal, 156.25 MHz, over 10k<br>cycles, 100 MHz–130 MHz crystal | -   | _   | 50   | ps     |
| J <sub>RMS</sub>          | RMS Phase Jitter                                    | f <sub>OUT</sub> = 156.25 MHz,<br>12 kHz–20 MHz offset, non-VCXO<br>mode                           | -   | 150 | 250  | fs     |
| Non-VCXO Mo               | de                                                  | ·                                                                                                  |     |     |      |        |
| PN1k                      | Phase Noise, 1 kHz Offset                           | 100 MHz–130 MHz crystal<br>reference, f <sub>OUT</sub> = 156.25 MHz                                | -   | -   | -113 | dBc/Hz |
| PN10k                     | Phase Noise, 10 kHz Offset                          | 100 MHz–130 MHz crystal<br>reference, f <sub>OUT</sub> = 156.25 MHz                                | -   | -   | -127 | dBc/Hz |
| PN100k                    | Phase Noise, 100 kHz Offset                         | 100 MHz–130 MHz crystal<br>reference, f <sub>OUT</sub> = 156.25 MHz                                | -   | -   | -135 | dBc/Hz |
| PN1M                      | Phase Noise, 1MHz Offset                            | 100 MHz–130 MHz crystal<br>reference, f <sub>OUT</sub> = 156.25 MHz                                | -   | -   | -144 | dBc/Hz |
| PN10M                     | Phase Noise, 10 MHz Offset                          | 100 MHz–130 MHz crystal<br>reference, f <sub>OUT</sub> = 156.25 MHz                                | -   | -   | -152 | dBc/Hz |
| PN-SPUR                   | Spur                                                | At frequency offsets equal to and greater than the update rate of the PLL                          | _   | _   | -65  | dBc/Hz |

Note

11. Parameters are guaranteed by design and characterization. Not 100% tested in production.



## **AC Electrical Specifications for HCSL Output**

| Parameter <sup>[12]</sup> | Description                                    | Test Conditions                                                                                             | Min  | Тур | Max                 | Units       |
|---------------------------|------------------------------------------------|-------------------------------------------------------------------------------------------------------------|------|-----|---------------------|-------------|
| f <sub>OUT</sub>          | Output frequency                               | HCSL                                                                                                        | 15   | -   | 700                 | MHz         |
| E <sub>R</sub>            | Rising edge rate                               | Measured taken from differential waveform, -150 mV to +150 mV                                               | 0.6  | -   | 5.7 <sup>[13]</sup> | V/ns        |
| E <sub>F</sub>            | Falling edge rate                              | Measured taken from differential waveform, -150 mV to +150 mV                                               | 0.6  | -   | 5.7 <sup>[13]</sup> | V/ns        |
| t <sub>STABLE</sub>       | Time before voltage ring back (VRB) is allowed | Measured taken from differential waveform, -150 mV to +150 mV                                               | 500  | -   | -                   | ps          |
| R-F_MATCHING              | Rise-Fall matching                             | Measured taken from<br>single-ended waveform, rising<br>edge rate to falling edge rate<br>matching, 100 MHz | -100 | _   | 100                 | ps          |
| t <sub>DC</sub>           | Output duty cycle                              | Measured taken from differential<br>waveform, f <sub>OUT</sub> = 100 MHz                                    | 45   | -   | 55                  | %           |
| tccJ                      | Cycle to cycle Jitter                          | Measured taken from differential waveform, 100 MHz                                                          | -    | -   | 50                  | ps          |
| J <sub>RMSPCIE</sub>      | Random jitter, PCIE Specification 3.0          | 100 MHz–130 MHz crystal                                                                                     | _    | _   | 1                   | ps<br>(RMS) |

## **AC Electrical Specifications for LVCMOS Output**

(Load: 10 pF < 100 MHz, 7.5 pF < 150 MHz, 5 pF > 150 MHz)

| Parameter <sup>[12]</sup> | Description           | Test Conditions                                                                      | Min | Тур | Max | Unit |
|---------------------------|-----------------------|--------------------------------------------------------------------------------------|-----|-----|-----|------|
| f <sub>OUT</sub>          | Output frequency      |                                                                                      | 15  | -   | 250 | MHz  |
|                           |                       | Measured at 1/2 V <sub>DDO</sub> , loaded,<br>f <sub>OUT</sub> < 100 MHz             | 45  | -   | 55  | %    |
| t <sub>DC</sub>           | Output duty cycle     | Measured at 1/2 $V_{DDO}$ , loaded, $f_{OUT}$ > 100 MHz                              | 40  | -   | 60  | %    |
|                           | Rise/Fall time        | V <sub>DDO</sub> = 1.8 V, 20%–80%                                                    | _   | -   | 2   | ns   |
| t <sub>RFCMOS</sub>       |                       | V <sub>DDO</sub> = 2.5 V, 20%–80%                                                    | _   | -   | 1.5 | ns   |
|                           |                       | V <sub>DDO</sub> = 3.3 V, 20%–80%                                                    | _   | -   | 1.2 | ns   |
| t <sub>CCJ</sub>          | Cycle to cycle Jitter | pk, Measured at 1/2V <sub>DDO</sub><br>over 10k cycle, f <sub>OUT</sub> = 156.25 MHz | _   | -   | 50  | ps   |
| t <sub>PJ</sub>           | Period Jitter         | pk, Measured at 1/2V <sub>DDO</sub><br>over 10k cycle, f <sub>OUT</sub> = 156.25 MHz | _   | _   | 100 | ps   |

Notes

12. Parameters are guaranteed by design and characterization. Not 100% tested in production.
 13. Edge rates are higher than 4 V/ns due to jitter performance requirements.



# **HFF Crystal Specifications**

| Parameter <sup>[14]</sup> | Description                          | Test Conditions                                              | Min | Тур | Max | Unit |
|---------------------------|--------------------------------------|--------------------------------------------------------------|-----|-----|-----|------|
| f <sub>XTAL</sub>         | Crystal frequency range              | _                                                            | 100 | _   | 130 | MHz  |
| C0                        | Crystal shunt capacitance            | -                                                            | -   | _   | 2   | pF   |
| CL                        | Crystal load capacitance             | -                                                            | -   | 5   | _   | pF   |
| ESR                       | Crystal equivalent series resistance | ESR = Rm (1 + C0/CL) ^ 2<br>Rm = Crystal motional resistance | -   | 20  | _   | Ω    |
| DL                        | Drive level                          | -                                                            | -   | _   | 200 | μW   |

# **OT3 Crystal Specifications**

| Parameter <sup>[14]</sup> | Description                          | Test Conditions                                              | Min | Тур | Max | Units |
|---------------------------|--------------------------------------|--------------------------------------------------------------|-----|-----|-----|-------|
| f <sub>XTAL</sub>         | Crystal frequency range              | _                                                            | 100 | _   | 130 | MHz   |
| C0                        | Crystal shunt capacitance            | _                                                            | -   | _   | 2   | pF    |
| CL                        | Crystal load capacitance             | _                                                            | -   | 5   | -   | pF    |
| ESR                       | Crystal equivalent series resistance | ESR = Rm (1 + C0/CL) ^ 2<br>Rm = Crystal motional resistance | -   | 60  | 90  | Ω     |
| DL                        | Drive level                          | _                                                            | -   | _   | 200 | μW    |

# LFF Crystal Specifications

| Parameter <sup>[14]</sup> | Description               | Test Conditions                                              | Min | Тур | Max | Units |
|---------------------------|---------------------------|--------------------------------------------------------------|-----|-----|-----|-------|
| f <sub>XTAL</sub>         | Crystal frequency range   | _                                                            | 50  | _   | 60  | MHz   |
| C0                        | Crystal shunt capacitance | -                                                            | _   | _   | 2   | pF    |
| CL                        | Crystal load capacitance  | -                                                            | _   | _   | 8   | pF    |
| ESR                       |                           | ESR = Rm (1 + C0/CL) ^ 2<br>Rm = Crystal motional resistance | _   | _   | 90  | Ω     |
| DL                        | Drive level               | -                                                            | _   | _   | 200 | μW    |

#### Note

14. Parameters are guaranteed by design and characterization. Not 100% tested in production.



## LF Low Frequency Reference

### (TCXO reference input)

| Parameter <sup>[15]</sup>       | Description        | Test Conditions             | Min | Тур | Max  | Units  |
|---------------------------------|--------------------|-----------------------------|-----|-----|------|--------|
| f <sub>IN</sub>                 | Input frequency    | -                           | 50  | -   | 60   | MHz    |
| t <sub>DC</sub>                 | Input duty cycle   | Measured at 1/2 input swing | 40  | -   | 60   | %      |
| V <sub>PP</sub>                 | pk-pk input swing  | AC coupled input            | 0.8 | -   | 1.2  | V      |
| V <sub>IL</sub>                 | Input low voltage  | DC coupled input            | -   | -   | 0.2  | V      |
| V <sub>IH</sub> <sup>[16]</sup> | Input high voltage | DC coupled input            | 0.8 | -   | 1.2  | V      |
| t <sub>R</sub>                  | Input rise time    | 20%-80% of input            | -   | -   | 1.5  | ns     |
| t <sub>F</sub>                  | Input fall time    | 20%-80% of input            | -   | -   | 1.5  | ns     |
| PN <sub>10K</sub>               | Input phase noise  | 10 kHz offset               | -   | -   | -151 | dBc/Hz |
| PN <sub>100K</sub>              | Input phase noise  | 100 kHz offset              | -   | -   | -155 | dBc/Hz |
| PN <sub>1M</sub>                | Input phase noise  | 1 MHz offset                | -   | -   | -156 | dBc/Hz |

# **Timing Parameters**

| Parameter <sup>[15]</sup>           | Description                                                                                                                                                                                             | Min  | Max  | Unit |
|-------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|------|------|
| t <sub>PU</sub>                     | Supply ramp time (0.5 V to V <sub>DD(min)</sub> ).                                                                                                                                                      | 0.01 | 3000 | ms   |
| . [16]                              | Time from minimum specified power supply to < <u>+</u> 0.1 ppm accurate output frequency clock, programmable (Clock stable within 2.2 ms (max) from VDDX Level, refer to Input Clock Measurement Point) |      | 10   |      |
| t <sub>WAKEUP</sub> <sup>[16]</sup> | Time from minimum specified power supply to $< \pm 0.1$ ppm accurate output frequency clock, programmable (Clock stable within 5.8 ms (max) from VDDX Level, refer to Input Clock Measurement Point)    |      | 15   | - ms |
| t <sub>OEEN</sub>                   | Time from OE edge to output enable                                                                                                                                                                      | _    | 2.5  | ms   |
| t <sub>OEDIS</sub>                  | Time for OE edge to output disable                                                                                                                                                                      |      | 10   | μS   |
| t <sub>FS</sub>                     | Time form FS change to new frequency                                                                                                                                                                    |      | 2.5  | ms   |
| t <sub>FSMALL</sub>                 | Frequency change time for small trigger ( $\leq \pm 500$ ppm) with $\pm 1\%$ target frequency                                                                                                           | _    | 20   | μS   |
| t <sub>FLARGE</sub>                 | Frequency change time for large trigger (> ±500ppm)                                                                                                                                                     | _    | 2.5  | ms   |
| <sup>t</sup> сlock                  | Clock stable time delay from VDD ramp (see Figure 5), normal configuration                                                                                                                              | _    | 2.2  | ma   |
|                                     | Clock stable time delay from VDD ramp (see Figure 5), delay programmed                                                                                                                                  | _    | 5.8  | ms   |

# **Input Clock Measurement Point**

| Parameter                            | Description                          | Test Conditions      | Min | Тур | Max | Unit |
|--------------------------------------|--------------------------------------|----------------------|-----|-----|-----|------|
| V <sub>DDX</sub> <sup>[15, 17]</sup> | t <sub>CLOCK</sub> Measurement Point | Supply voltage 1.8 V | 1.4 | -   | -   |      |
|                                      |                                      | Supply voltage 2.5 V | 1.8 | _   | -   | V    |
|                                      |                                      | Supply voltage 3.3 V | 2.3 | -   | -   |      |

**Notes** 15. Parameters are guaranteed by design and characterization. Not 100% tested in production. 16.  $V_{|H}$  should not to exceed 0.5V when VDD = 0V. 17. Applies to TCXO/External Clock Input.



## **Phase Jitter Characteristics**

### (12 kHz to 20 MHz Integration Bandwidth)

| Parameter <sup>[18]</sup>                                                | Description                                         | Condition                       | Min | Тур | Max | Units |  |  |  |
|--------------------------------------------------------------------------|-----------------------------------------------------|---------------------------------|-----|-----|-----|-------|--|--|--|
| Non VCXO function                                                        | Non VCXO functionality                              |                                 |     |     |     |       |  |  |  |
| J <sub>RMS</sub>                                                         | RMS jitter                                          | f <sub>OUT</sub> = 644.53 MHz   | _   | 110 | Ι   | fs    |  |  |  |
| J <sub>RMS</sub>                                                         | RMS jitter                                          | f <sub>OUT</sub> = 622.08 MHz   | _   | 120 | _   | fs    |  |  |  |
| J <sub>RMS</sub>                                                         | RMS jitter                                          | f <sub>OUT</sub> = 156.25 MHz   | _   | 145 | -   | fs    |  |  |  |
| J <sub>RMS</sub>                                                         | RMS jitter                                          | f <sub>OUT</sub> = 2.105 GHz    | _   | 145 | -   | fs    |  |  |  |
| Modulation bandw                                                         | <i>i</i> dth = 10 kHz, VDD = 3.3V, f <sub>OU</sub>  | <sub>JT</sub> = 622.08 MHz      |     | I   |     |       |  |  |  |
| J <sub>RMS</sub>                                                         | RMS jitter                                          | TPR = 50 ppm, Kv = 37.9 ppm/V   | _   | 151 | _   | fs    |  |  |  |
| J <sub>RMS</sub>                                                         | RMS jitter                                          | TPR = 155 ppm, Kv = 117.4 ppm/V | _   | 158 | -   | fs    |  |  |  |
| J <sub>RMS</sub>                                                         | RMS jitter                                          | TPR = 275 ppm, Kv = 208.3 ppm/V | _   | 170 | -   | fs    |  |  |  |
| Modulation bandw                                                         | <i>i</i> idth = 10 kHz, VDD = 2.5V, f <sub>OU</sub> | <sub>JT</sub> = 622.08 MHz      |     | •   |     | •     |  |  |  |
| J <sub>RMS</sub>                                                         | RMS jitter                                          | TPR = 50 ppm, Kv = 50 ppm/V     | _   | 152 | _   | fs    |  |  |  |
| J <sub>RMS</sub>                                                         | RMS jitter                                          | TPR = 155 ppm, Kv = 155 ppm/V   | _   | 160 | -   | fs    |  |  |  |
| J <sub>RMS</sub>                                                         | RMS jitter                                          | TPR = 275 ppm, Kv = 275 ppm/V   | _   | 175 | -   | fs    |  |  |  |
| Modulation bandwidth = 10 kHz, VDD = 1.8V, f <sub>OUT</sub> = 622.08 MHz |                                                     |                                 |     |     |     |       |  |  |  |
| J <sub>RMS</sub>                                                         | RMS jitter                                          | TPR = 50 ppm, Kv = 69.4 ppm/V   | _   | 153 | _   | fs    |  |  |  |
| J <sub>RMS</sub>                                                         | RMS jitter                                          | TPR = 155 ppm, Kv = 215.3 ppm/V | _   | 166 | _   | fs    |  |  |  |
| J <sub>RMS</sub>                                                         | RMS jitter                                          | TPR = 275 ppm, Kv = 381.9 ppm/V | _   | 190 | _   | fs    |  |  |  |

# I<sup>2</sup>C Bus Timing Specifications

| Parameter <sup>[18, 19]</sup> | Description                                     | Min | Тур | Max | Units |
|-------------------------------|-------------------------------------------------|-----|-----|-----|-------|
| f <sub>SCL</sub>              | SCL clock frequency                             | -   | _   | 400 | kHz   |
| t <sub>HD:STA</sub>           | Hold time START condition                       | 0.6 | _   | -   | μS    |
| t <sub>LOW</sub>              | Low period of SCL                               | 1.3 | -   | -   | μS    |
| t <sub>HIGH</sub>             | High period of SCL                              | 0.6 | -   | -   | μS    |
| t <sub>SU:STA</sub>           | Setup time for a repeated START condition       | 0.6 | -   | -   | μS    |
| t <sub>HD:DAT</sub>           | Data hold time                                  | 0   | -   | -   | μS    |
| t <sub>SU:DAT</sub>           | Data setup time                                 | 100 | -   | -   | ns    |
| t <sub>R</sub>                | Rise time                                       | -   | -   | 300 | ns    |
| t <sub>F</sub>                | Fall time                                       | -   | -   | 300 | ns    |
| t <sub>SU:STO</sub>           | Setup time for STOP condition                   | 0.6 | -   | -   | μS    |
| t <sub>BUF</sub>              | Bus-free time between STOP and START conditions | 1.3 | _   | -   | μS    |

Notes 18. Parameters are guaranteed by design and characterization. Not 100% tested in production. 19. I<sup>2</sup>C operation applicable for  $V_{DD}$  of 1.8 V and 2.5 V only.



# **Voltage and Timing Definitions**

### Figure 4. Differential Output Definitions



Figure 5. Input Clock Stable time



### Figure 6. Output Enable/Disable/Frequency Select Timing









### Figure 8. Output Termination Circuit









## Figure 9. LVDS Termination for 1.8 V<sup>[20]</sup>



#### Note

20. The termination circuit shown in this figure is specific to the LVDS output standard for  $V_{DD}$  =1.8-V operation. This needs AC coupling (100-nF series capacitor). The 50-ohm termination resistors along with the bias voltage ( $V_{OCM}$ ) is required to be set at the destination circuit as shown in the figure.



#### Figure 10. HCSL: Single-ended Measurement Points for Absolute Crossing Point



#### Figure 11. HCSL: Single-ended Measurement Points for Delta Crossing Point











### Figure 14. I<sup>2</sup>C Bus Timing Specifications







## **Phase Noise Plots**



Figure 15. Typical Phase Noise at 156.25 MHz (12 kHz-20 MHz)







Figure 16. Typical Phase Noise at 622.08 MHz (12 kHz-20 MHz)







Figure 17. Typical Phase Noise at 644.53 MHz (12 kHz-20 MHz)



## **Ordering Information**

| Ordering Code   | Configuration                      | Package Description        | Product Flow                  |
|-----------------|------------------------------------|----------------------------|-------------------------------|
| CY29430FLQXIT   | Field-programmable                 | 16-pin QFN – Tape and Reel | Industrial, –40 °C to +105 °C |
| CY29430LQXIxxxT | Factory-configured <sup>[21]</sup> | 16-pin QFN – Tape and Reel | Industrial, –40 °C to +105 °C |

## **Ordering Code Definitions**





# Package Diagram

### Figure 18. 16-pin QFN (3 × 3 × 0.6 mm) LQ16A 1.7 × 1.7 E-Pad (Sawn) Package Outline, 001-87187



NOTES

- 1. WATCH AREA IS SOLDERABLE EXPOSED PAD
- 2. REFERENCE JEDEC # MO-248
- 3. ALL DIMENSIONS ARE IN MILLIMETERS
- 4. PACKAGE WEIGHT: See Cypress Package Material Declaration Datasheet (PMDD) posted on the Cypress web

001-87187 \*A



# Acronyms

| Acronym          | Description                                         |
|------------------|-----------------------------------------------------|
| AC               | alternating current                                 |
| ADC              | analog-to-digital converter                         |
| BSL              | best-fit straight line                              |
| CML              | current mode logic                                  |
| DC               | direct current                                      |
| ESD              | electrostatic discharge                             |
| FS               | frequency select                                    |
| HCSL             | high-speed current steering logic                   |
| l <sup>2</sup> C | inter-integrated circuit                            |
| JEDEC            | Joint Electron Device Engineering Council           |
| LDO              | low dropout (regulator)                             |
| LVCMOS           | low voltage complementary metal oxide semiconductor |
| LVDS             | low-voltage differential signals                    |
| LVPECL           | low-voltage positive emitter-coupled logic          |
| NV               | non-volatile                                        |
| OE               | output enable                                       |
| PLL              | phase-locked loop                                   |
| POR              | power-on reset                                      |
| PSoC®            | Programmable Sytem-on-Chip                          |
| QFN              | quad flat no-lead                                   |
| RMS              | root mean square                                    |
| SCL              | serial I <sup>2</sup> C clock                       |
| SDA              | serial I <sup>2</sup> C data                        |
| VRB              | voltage ring back                                   |
| VCXO             | voltage controlled crystal oscillator               |
| XTAL             | crystal                                             |

# **Document Conventions**

## **Units of Measure**

| Symbol | Unit of Measure   |
|--------|-------------------|
| °C     | Degrees Celsius   |
| fs     | femtoseconds      |
| GHz    | gigahertz         |
| kΩ     | kilohms           |
| kHz    | kilohertz         |
| MHz    | megahertz         |
| MΩ     | megaohms          |
| μA     | microamperes      |
| μm     | micrometers       |
| μs     | microseconds      |
| μW     | microwatts        |
| mA     | milliamperes      |
| mm     | millimeters       |
| mΩ     | milliohms         |
| ms     | milliseconds      |
| mV     | millivolts        |
| nH     | nanohenrys        |
| ns     | nanoseconds       |
| Ω      | ohms              |
| ppm    | parts per million |
| ppb    | parts per billion |
| %      | percent           |
| pF     | picofarads        |
| ps     | picoseconds       |
| V      | volts             |



# **Document History Page**

| Documen<br>Documen | Document Title: CY29430, High-Performance Clock Synthesizer<br>Document Number: 002-11000 |                    |                    |                                                                                                                                                                                                                                                                                                                                                                    |  |  |
|--------------------|-------------------------------------------------------------------------------------------|--------------------|--------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| Rev.               | ECN No.                                                                                   | Submission<br>Date | Orig. of<br>Change | Description of Change                                                                                                                                                                                                                                                                                                                                              |  |  |
| *В                 | 5320399                                                                                   | 07/18/2016         | MGPL               | Changed status from Preliminary to Final.                                                                                                                                                                                                                                                                                                                          |  |  |
| *C                 | 5429121                                                                                   | 09/07/2016         | MGPL               | Updated Absolute Maximum Ratings:<br>Added "Supply Current for eFuse Programming".<br>Replaced "> 2000 V" with "2000 V" in value corresponding to "ESD HBM".<br>Replaced "> 200 V" with "2000 V" in value corresponding to "ESD MM".<br>Added "ESD CDM (JEDEC JESD22-C101E)".<br>Updated to new template.                                                          |  |  |
| *D                 | 5518357                                                                                   | 11/15/2016         | MGPL/<br>PSR       | Added Table 5 and reference to Table 5 in Frequency Configurations.<br>Added Figure 9.                                                                                                                                                                                                                                                                             |  |  |
| *E                 | 5613574                                                                                   | 02/03/2017         | PSR                | Added links to ClockWizard 2.1 and technical support, and added reference to related documentation in Functional Description.<br>Updated LVPECL specs in DC Electrical Specifications.<br>Added note clarifying voltage range in AC Electrical Specifications for LVPECL, LVDS, CML Outputs.<br>Added a note for factory-configured parts in Ordering Information. |  |  |
| *F                 | 5682054                                                                                   | 04/03/2017         | PSR                | Updated the template.<br>Added Clock Tree Services link to Sales, Solutions, and Legal Information.<br>Updated Table 1.                                                                                                                                                                                                                                            |  |  |
| *G                 | 5758870                                                                                   | 06/01/2017         | PSR                | Updated Cypress logo and Sales information.<br>Updated VCXO Specific Parameters.                                                                                                                                                                                                                                                                                   |  |  |
| *H                 | 6178001                                                                                   | 05/31/2018         | XHT                | Updated Small/Large Changes,Programmable OE Polarity, Power Supply<br>Sequencing, and I2C Interface.<br>Updated Figure 6.                                                                                                                                                                                                                                          |  |  |



## Sales, Solutions, and Legal Information

### Worldwide Sales and Design Support

Cypress maintains a worldwide network of offices, solution centers, manufacturer's representatives, and distributors. To find the office closest to you, visit us at Cypress Locations.m

### Products

| Arm <sup>®</sup> Cortex <sup>®</sup> Microcontrollers | cypress.com/arm        |
|-------------------------------------------------------|------------------------|
| Automotive                                            | cypress.com/automotive |
| Clocks & Buffers                                      | cypress.com/clocks     |
| Interface                                             | cypress.com/interface  |
| Internet of Things                                    | cypress.com/iot        |
| Memory                                                | cypress.com/memory     |
| Microcontrollers                                      | cypress.com/mcu        |
| PSoC                                                  | cypress.com/psoc       |
| Power Management ICs                                  | cypress.com/pmic       |
| Touch Sensing                                         | cypress.com/touch      |
| USB Controllers                                       | cypress.com/usb        |
| Wireless Connectivity                                 | cypress.com/wireless   |

## **PSoC<sup>®</sup> Solutions**

PSoC 1 | PSoC 3 | PSoC 4 | PSoC 5LP | PSoC 6 MCU

Cypress Developer Community Community | Projects | Video | Blogs | Training | Components

Technical Support cypress.com/support

© Cypress Semiconductor Corporation, 2016-2018. This document is the property of Cypress Semiconductor Corporation and its subsidiaries, including Spansion LLC ("Cypress"). This document, including any software or firmware included or referenced in this document ("Software"), is owned by Cypress under the intellectual property laws and treaties of the United States and other countries worldwide. Cypress reserves all rights under such laws and treaties and other sont, except as specifically stated in this paragraph, grant any license under its patents, copyrights, trademarks, or other intellectual property rights. If the Software is not accompanied by a license agreement and you do not otherwise have a written agreement with Cypress governing the use of the Software, then Cypress hereby grants you a personal, non-exclusive, nontransferable license (without the right to sublicense) (1) under its copyright rights in the Software (a) for Software provided in source code form, to modify and reproduce the Software solely for use with Cypress hardware products, only internally within your organization, and (b) to distribute the Software in binary code form externally to end users (either directly or indirectly through resellers and distributors), solely for use on Cypress hardware product units, and (2) under those claims of Cypress's patents that are infringed by the Software (as provided by Cypress, unmodified) to make, use, distribute, and import the Software solely for use with Cypress hardware products. Any other use, reproduction, modification, translation, or compilation of the Software is prohibited.

TO THE EXTENT PERMITTED BY APPLICABLE LAW, CYPRESS MAKES NO WARRANTY OF ANY KIND, EXPRESS OR IMPLIED, WITH REGARD TO THIS DOCUMENT OR ANY SOFTWARE OR ACCOMPANYING HARDWARE, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE. No computing device can be absolutely secure. Therefore, despite security measures implemented in Cypress hardware or software products, Cypress does not assume any liability arising out of any security breach, such as unauthorized access to or use of a Cypress product. In addition, the products described in these materials may contain design defects or errors known as errata which may cause the product to deviate from published specifications. To the extent permitted by applicable law, Cypress reserves the right to make changes to this document without further notice. Cypress does not assume any liability arising out of the application or use of any product or circuit described in this document. Any information provided in this document, including any sample design information or programming code, is provided only for reference purposes. It is the responsibility of the user of this document to properly design, program, and test the functionality and safety of any application made of this information and any resulting product. Cypress products are not designed, intended, or authorized for use as critical components in systems designed or intended for the operation of weapons, weapons systems, nuclear installations, life-support devices or system could cause personal injury, death, or properly damage ("Unintended Uses"). A critical component is any component of a device or system whose failure to perform can be reasonably expected to cause the failure of the device or system, or to affect its safety or effectiveness. Cypress is not liable, in whole or in part, and you shall and hereby do release Cypress from any claim, damage, or other liability arising from or related to any Unintended Uses of Cypress products.

Cypress, the Cypress logo, Spansion, the Spansion logo, and combinations thereof, WICED, PSoC, CapSense, EZ-USB, F-RAM, and Traveo are trademarks or registered trademarks of Cypress in the United States and other countries. For a more complete list of Cypress trademarks, visit cypress.com. Other names and brands may be claimed as property of their respective owners.