# PWM Buck Regulator, Synchronous, Voltage Mode, High Performance, 65 V, 8 A

# FAN65005A

#### **Description**

FAN65005A is a wide VIN highly efficient synchronous buck regulator, with integrated high side and low side power MOSFETs. The device incorporates a fixed frequency voltage mode PWM controller supporting a wide voltage range from 4.5 V to 65 V and can handle continuous currents up to 8 A.

FAN65005A includes a 0.67% accurate reference voltage to achieve tight regulation. The switching frequency can be programmed from 100 kHz to 1 MHz. To improve efficiency at light load condition, the device can be set to discontinuous conduction mode with pulse skipping operation.

FAN65005A has dual LDOs to minimize power loss and integrated current sense circuit that provides cycle−by−cycle current limiting. This single phase buck regulator offers complete protection features including Over current protection, Thermal shutdown, Under−voltage lockout, Over voltage protection, Under voltage protection and Short −circuit protection.

FAN65005A uses ON Semiconductor's high performance PowerTrench® MOSFETs that reduces ringing in switching applications. FAN65005A integrates the controller, driver, and power MOSFETs into a thermally enhanced, compact 6 x 6 mm PQFN package. With an integrated approach, the complete DC/DC converter is optimized from the controller and driver to MOSFET switching performance, delivering a high power density solution.

### **Features**

- Wide Input Voltage Range: 4.5 V to 65 V
- Continuous Output Current: 8 A
- Fixed Frequency Voltage Mode PWM Control with Input Voltage Feed−forward
- 0.6 V Reference Voltage with 0.67% Accuracy
- Adjustable Switching Frequency: 100 kHz to 1 MHz
- Dual LDOs for Single Supply Operation and to Reduce Power Loss
- Selectable CCM PWM Mode or PFM Mode for Light Loads
- External Compensation for Wide Operation Range
- Adjustable Soft−Start & Pre−Bias Startup
- Enable Function with Adjustable Input Voltage Under−Voltage−Lock−Out (UVLO)
- Power Good Indicator
- Over Current Protection, Thermal Shutdown, Over Voltage Protection, Under Voltage Protection and Short−circuit Protection



### **ON Semiconductor**<sup>®</sup>

**[www.onsemi.com](http://www.onsemi.com/)**



**PQFN35 6x6 CASE 483BE**





#### **ORDERING INFORMATION**

See detailed ordering and shipping information on page [23](#page-22-0) of this data sheet.

- High Performance Low Profile 6 mm x 6 mm PQFN Package
- This Device is Pb−Free and RoHS Compliant

#### **Applications**

- High Voltage POL Module
- Telecommunications: Base Station Power Supplies
- Networking: Computing, Battery Management Systems, USB−PD
- Industrial Equipment: Automation, Power Tools, Slot Machines

### **TYPICAL APPLICATION**

<span id="page-1-0"></span>

**Figure 1. Typical Application**



#### **Table 1. APPLICATION DESIGN EXAMPLE**

NOTE:  $*Iout = 5 A$ , Fsw = 300 KHz

### **BLOCK DIAGRAM**







**Figure 3. Pin Assignment (Bottom View)**

#### **Table 2. PIN DESCRIPTION**



![](_page_4_Picture_414.jpeg)

#### **Table 3. ABSOLUTE MAXIMUM RATINGS**

Stresses exceeding those listed in the Maximum Ratings table may damage the device. If any of these limits are exceeded, device functionality

should not be assumed, damage may occur and reliability may be affected.<br>1. Units, temperatures must be in degrees Celsius, power values (Q) must be in watts. Measured on 2s2p board, 80 x 80 mm<sup>2</sup> with 546 mm<sup>2</sup> top layer spreader. Use coefficients as per below table:

![](_page_4_Picture_415.jpeg)

![](_page_5_Picture_469.jpeg)

#### <span id="page-5-0"></span>**Table 4. RECOMMENDED OPERATING CONDITIONS**

Functional operation above the stresses listed in the Recommended Operating Ranges is not implied. Extended exposure to stresses beyond the Recommended Operating Ranges limits may affect device reliability.

#### **Table 5. ELECTRICAL CHARACTERISTICS**

(Typical application circuit shown in Figure [1](#page-1-0) is used. Unless otherwise noted,  $V_{IN}$  =  $V_{HVBIAS}$  = 48 V,  $V_{OUT}$  = 5 V,  $V_{PVCC}$  =  $V_{CC}$  = 5 V, −40°C < T $_J$  = T $_A$  < +125°C. T $_A$  = T $_J$  = +25°C for typical values)

![](_page_5_Picture_470.jpeg)

#### **LDOs**

![](_page_5_Picture_471.jpeg)

#### **VCC SUPPLY**

![](_page_5_Picture_472.jpeg)

#### **Table [5.](#page-5-0) ELECTRICAL CHARACTERISTICS** (continued)

(Typical application circuit shown in Figure [1](#page-1-0) is used. Unless otherwise noted,  $V_{IN}$  =  $V_{HVBIAS}$  = 48 V,  $V_{OUT}$  = 5 V,  $V_{PVCC}$  =  $V_{CC}$  = 5 V,  $-40^{\circ}\text{C} < T_{\text{J}} = T_{\text{A}} < +125^{\circ}\text{C}$ .  $T_{\text{A}} = T_{\text{J}} = +25^{\circ}\text{C}$  for typical values)

![](_page_6_Picture_479.jpeg)

#### **Table [5.](#page-5-0) ELECTRICAL CHARACTERISTICS** (continued)

(Typical application circuit shown in Figure [1](#page-1-0) is used. Unless otherwise noted,  $V_{IN}$  =  $V_{HVBIAS}$  = 48 V,  $V_{OUT}$  = 5 V,  $V_{PVCC}$  =  $V_{CC}$  = 5 V,  $-40^{\circ}\text{C} < T_{\text{J}} = T_{\text{A}} < +125^{\circ}\text{C}$ .  $T_{\text{A}} = T_{\text{J}} = +25^{\circ}\text{C}$  for typical values)

![](_page_7_Picture_456.jpeg)

#### <span id="page-8-0"></span>**Table [5.](#page-5-0) ELECTRICAL CHARACTERISTICS** (continued)

(Typical application circuit shown in Figure [1](#page-1-0) is used. Unless otherwise noted,  $V_{IN}$  =  $V_{HVBIAS}$  = 48 V,  $V_{OUT}$  = 5 V,  $V_{PVCC}$  =  $V_{CC}$  = 5 V,  $-40^{\circ}\text{C} < T_{\text{J}} = T_{\text{A}} < +125^{\circ}\text{C}$ .  $T_{\text{A}} = T_{\text{J}} = +25^{\circ}\text{C}$  for typical values)

![](_page_8_Picture_244.jpeg)

T<sub>J\_SD\_HYS</sub> Thermal Shutdown Hysteresis Temperature Falling − 1 − 20

Product parametric performance is indicated in the Electrical Characteristics for the listed test conditions, unless otherwise noted. Product performance may not be indicated by the Electrical Characteristics if operated under different conditions.

2. Guaranteed by design

### **TYPICAL PERFORMANCE CHARACTERISTICS**

(Test at  $T_A = 25^{\circ}C$ ,  $V_{HVBIAS} = V_{IN} = 48$  V and  $V_O = 5$  V unless otherwise specified)

![](_page_9_Figure_3.jpeg)

![](_page_9_Figure_4.jpeg)

![](_page_9_Figure_5.jpeg)

![](_page_9_Figure_6.jpeg)

![](_page_9_Figure_7.jpeg)

![](_page_9_Figure_8.jpeg)

![](_page_9_Figure_9.jpeg)

Figure 4. Line Regulation vs. Temperature **Figure 5. V<sub>IN</sub> Quiescent Current vs. Temperature** 

![](_page_9_Figure_11.jpeg)

Figure 6. Over Current vs. Temperature **Figure 7. Shutdown Current vs. T** at V<sub>HVBIA</sub>S = 48 V

![](_page_9_Figure_13.jpeg)

![](_page_9_Figure_14.jpeg)

![](_page_10_Figure_1.jpeg)

**TYPICAL PERFORMANCE CHARACTERISTICS (CONTINUED)**

#### **TYPICAL PERFORMANCE CHARACTERISTICS (CONTINUED)**

(Test at  $T_A = 25^{\circ}C$ ,  $V_{HVBIAS} = V_{IN} = 48$  V and  $V_O = 5$  V unless otherwise specified)

![](_page_11_Figure_3.jpeg)

### <span id="page-12-0"></span>**TYPICAL PERFORMANCE CHARACTERISTICS (CONTINUED)**

(Test at  $T_A = 25^{\circ}\text{C}$ ,  $V_{HVBIAS} = V_{IN} = 48 \text{ V}$  and  $V_O = 5.0 \text{ V}$  unless otherwise specified)

![](_page_12_Figure_3.jpeg)

**Figure 21. System Startup with No Load**

![](_page_12_Figure_5.jpeg)

**Figure 22. System Startup with No Load Figure 23. System Startup with 25% Pre-bias**

### **TYPICAL PERFORMANCE CHARACTERISTICS (CONTINUED)**

(Test at  $T_A = 25^{\circ}$ C, V<sub>HVBIAS</sub> = V<sub>IN</sub> = 48 V and V<sub>O</sub> = 5.0 V unless otherwise specified)

![](_page_13_Figure_3.jpeg)

![](_page_13_Figure_5.jpeg)

Figure 24. System Startup with 75% Pre-bias Figure 25. Show 64 Cycles of Transition Delay from **RT Set Frequency to Sync Frequency**

![](_page_13_Figure_7.jpeg)

**Figure 26. SYNC Output Frequency Duty Cycle in Master Mode**

![](_page_13_Figure_9.jpeg)

**Figure 28. Power Good at Startup with No Load Figure 29. Power Good at Startup with No Load**

![](_page_13_Figure_11.jpeg)

**Figure 27. Over-current Protection with 250 kHz Switching Frequency**

![](_page_13_Figure_13.jpeg)

### **TYPICAL PERFORMANCE CHARACTERISTICS (CONTINUED)**

(Test at  $T_A = 25^{\circ}$ C, V<sub>HVBIAS</sub> = V<sub>IN</sub> = 48 V and V<sub>O</sub> = 5.0 V unless otherwise specified)

![](_page_14_Figure_3.jpeg)

![](_page_14_Figure_5.jpeg)

Figure 30. OVP1 at V<sub>FB</sub> ≥ 115% V<sub>REF</sub> **Figure 31. OVP1 Release at V<sub>FB</sub> ≤ 110% V<sub>REF</sub>** 

![](_page_14_Figure_7.jpeg)

![](_page_14_Figure_9.jpeg)

![](_page_14_Figure_11.jpeg)

Figure 32. OVP2 at V<sub>FB</sub> ≥ 130% V<sub>REF</sub> **Figure 33. OVP2 Release at V<sub>FB</sub> ≤ 100% V<sub>REF</sub>** 

![](_page_14_Figure_13.jpeg)

Figure 34. UVP due to Deep Over-current Figure 35. Switching and Voltage Ripple

#### **TYPICAL PERFORMANCE CHARACTERISTICS (CONTINUED)**

(Test at  $T_A = 25^{\circ}$ C,  $V_{HVBIAS} = V_{IN} = 48$  V and  $V_O = 5.0$  V unless otherwise specified)

![](_page_15_Figure_3.jpeg)

**Figure 36. Load Step between 50% and 100% Load Figure 37. System Efficiency** 

![](_page_15_Figure_5.jpeg)

![](_page_15_Figure_6.jpeg)

NOTE: EXTBIAS is connected to V<sub>O</sub> for Figures [21](#page-12-0)-39

#### **Functional Description**

FAN65005A is a high-efficiency synchronous buck converter with integrated controller, driver and two power MOSFETs. It can operate over a 4.5 V to 65 V input voltage range, and delivers 8 A load current. The internal reference voltage is 0.6 V ±1% over −40°C to 125°C temperature range.

FAN65005A uses voltage mode PWM control scheme with input voltage feed-forward feature for the wide input voltage range. The high bandwidth error amplifier monitors the output voltage and generates the control signal for the pulse width modulation block. By adjusting the external compensation network, the system performance can be optimized based on the application parameters.

The switching frequency is set by an external resistor and can be synchronized to an external clock signal. To improve light load efficiency (low IQ mode), either low-side MOSFET is turned off when the inductor current drops to zero or pulse skipping is implemented when load current further decreases. The high-side MOSFET current sense circuit is adopted for the peak current limiting function and

![](_page_15_Figure_12.jpeg)

the output voltage will be reduced in current limiting condition. Other protection functions include over temperature shut-down and over-voltage protection.

At the beginning of each switching cycle, the clock signal initiates a PWM signal to turn on high-side MOSFET, and at the same time, the ramp signal starts to rise up. A reset pulse is generated by the comparator when the ramp signal intercepts the COMP signal. This reset pulse turns off high-side MOSFET and turns on low-side MOSFET until next clock cycle comes. In the case that current limit is hit, a peak current limiting (PCL) signal is generated to turn off the high-side MOSFET until the next PWM signal. This is cycle by cycle current limit protection. When certain faulty condition is met, the device enters hiccup mode to further protect itself.

#### **LDOs**

Two LDOs are included in FAN65005A to provide internal supply and to balance power loss from them. The LDO block diagram is shown below.

![](_page_16_Figure_1.jpeg)

**Figure 40. LDO Block Diagram**

Since LDO1 input, HVBIAS, is also used for initial internal bias and for input voltage feed-forward compensation, system input voltage, VIN, should always be connected to HVBIAS pin and an RC filter is recommended between VIN and HVBIAS to filter any noise from high frequency switching. During power up, LDO1 is always selected. After the system finishes soft start, which LDO block is selected depends on voltages appearing on both HVBIAS and EXTBIAS pins. If there is a voltage at EXTBIAS pin and it is above 4.7 V, LDO2 will be selected, otherwise LDO1 will continue to supply power to the device. EXTBIAS can be left open for single LDO operation all the time. In the case that EXTBIAS is connected to a voltage,  $V_{\text{EXT}}$ , and  $V_{\text{EXT}} > 4.7$  V and also  $V_{\text{EXT}} > V_{\text{HVBIAS}}$ , LDO2 will be selected. This makes power loss on LDO2 greater than that on LDO1 if LDO1 were selected. So it's the designer's responsibility to make sure  $V_{\text{EXT}}$  <  $V_{\text{HVBIAS}}$ while  $V_{\text{EXT}} > 4.7$  V. Both LDOs work in switch mode when their input voltages are lower than 5.4 V. This allows very low voltage drop on both LDOs and ensures high enough voltage level on PVCC for internal bias and MOSFET drive.

Assuming  $V_{\text{EXT}}$  <  $V_{\text{HVBIAS}}$  while  $V_{\text{EXT}}$  > 4.7 V, Table 6 shows which LDO will be selected and the LDO work status.  $\bullet$  indicates which LDO and mode are selected and  $\times$  means disabled)

![](_page_16_Picture_636.jpeg)

![](_page_16_Picture_637.jpeg)

Both LDOs are designed to deliver up to 150 mA current. A  $4.7 \mu$ F ceramic capacitor between PVCC and PGND placed as close as possible to PVCC pin is recommended to decouple any noise from high frequency driver currents.  $A$  1  $\Omega$  resistor can be used between PVCC and VCC together with a ceramic capacitor between VCC and AGND to form a filter for the VCC bias supply for the internal control circuits. When VCC voltage drops below its UVLO, the regulator control circuit blocks are disabled.

#### **Enable and Under Voltage Lock-Out**

EN/UVLO signal is used for device enable/disable when its voltage is higher/lower than the threshold,  $V_{EN}$  TH, which is typical 1.22 V. The precision threshold voltage of this signal can also be used to set a system input voltage level, above which FAN65005A will be enabled and below which disabled. Figure 41 shows the EN/UVLO block diagram and application configuration.

A resistor divider (R2 and R3, as shown in Figure [1\)](#page-1-0) can be used to set the level of input voltage,  $V_{IN}$  UVLO, which enables the device. Selection of R3 is determined by Equation 1.

$$
\mathsf{R3} = \frac{\mathsf{V}_{\mathsf{EN\_TH}} \times \mathsf{R2} \times \mathsf{R}_{\mathsf{EN\_PD1}}}{\mathsf{V}_{\mathsf{IN\_UVLO}} \times \mathsf{R}_{\mathsf{EN\_PD1}} - \mathsf{V}_{\mathsf{EN\_TH}} \times \mathsf{R2} - \mathsf{V}_{\mathsf{EN\_TH}} \times \mathsf{R}_{\mathsf{EN\_PD1}}}
$$
(eq. 1)

R2 and R3 are both in  $k\Omega$ .

Assuming *i*, in mA, is the current flowing through R2 when working input voltage is  $V_{IN}$ , then R2 is determined by Equation 2.

$$
R2 = \frac{V_{IN\_UVLO} - V_{EN\_TH}}{V_{IN\_UVLO}} \times \frac{V_{IN}}{i}
$$
 (eq. 2)

![](_page_16_Figure_16.jpeg)

**Figure 41. EN/UVLO Block Diagram**

For example, a converter has nominal input voltage of  $V_{IN}$  = 48 V. It's desired that the device is enabled when input voltage is above 35 V, which makes  $V_{IN\ UVLO} = 35$  V. If 50  $\mu$ A is chosen, then Equations 1 and 2 yield R2 and R3 in Equations 3 and 4 respectively:

$$
R2 = \frac{48 \times (35 - 1.22)}{35 \times 50 \times 10^{-6} \times 10^{3}} = 926.5 \text{ k}\Omega \qquad \text{(eq. 3)}
$$

$$
R3 = \frac{1.22 \times 926.5 \times 150}{35 \times 150 - 1.22 \times 926.5 - 1.22 \times 150}
$$
 (eq. 4)  
= 43.1 kΩ

Choose the closest standard 1% resistor values of  $R1 = 931$  k $\Omega$  and  $R2 = 43.2$  k $\Omega$ . What value is chosen for *i* is a power loss matter. The greater the *i* is, the greater the power loss will be, and vice versa. But if the current is too low, the EN/UVLO signal will be vulnerable to noise. Choose the highest possible current that only creates negligible power loss to the system. In the example shown above, the power loss in this EN/UVLO branch is  $P = V_{IN} \times$  $i = 48 \text{ V} \times 50 \text{ }\mu\text{A} = 2.4 \text{ mW}.$ 

When the device is disabled, only a few micro-ampere current is required to support essential blocks like bandgap. Only after the device is enabled, major functions like, LDO, oscillator, soft start, driver, logic control, start to run. The device is disabled if the EN/UVLO pin is floating.

#### **Soft Start**

The soft start block diagram is shown in Figure 42.

![](_page_17_Figure_5.jpeg)

**Figure 42. Soft Start Block Diagram**

The soft start function is enabled with a delay of maximum 3 ms after EN is high. During the delay, the SS capacitor is discharged if there is any residual voltage. If SS voltage is still not 0 after this delay, a fault condition is created and the device enters hiccup mode, otherwise soft start process is initiated. A typical  $5 \mu A$  constant current flows out of SS pin to charge the capacitor at SS pin. The error amplifier regulates the converter output voltage according to the lower value of SS pin voltage and the fixed 0.6 V reference voltage. With the constant current, SS voltage linearly ramps up from 0, and the regulator output voltage follows the SS voltage to ramp up. SS voltage continues to rise after it exceeds the 0.6 V reference voltage, at which point, the SS voltage is out of the loop and the converter output voltage is regulated to the reference voltage of 0.6 V. When SS capacitor is charged to 1.5 V, the SS timer stops counting and the device checks if FB has reached 94%  $V_{REF}$ . If not, the device enters hiccup mode, otherwise, the device considers the soft start successful and continues to charge SS capacitor until it reaches VCC.

If the SS pin is floating, device enters hiccup.

#### **Pre-bias Startup**

A pre-biased regulator is one that, before the regulator is powered, has output voltage above 0, and so for the FB pin. FAN65005A is able to start in such a case. When soft start is initiated, both high- and low-side MOSFETs are forced off until the SS pin is charged up to the pre-biased FB voltage. The following startup process will be a normal soft start process as stated in "Soft Start" section.

#### **Switching Frequency**

The internal clock generator can be programmed from 100 kHz to 1 MHz by a resistor connected between the  $R_T$ pin and the AGND pin. To set the desired switching frequency, the resistor can be calculated by Equation 5 as shown below:

$$
f_{SW} = \min\left[\frac{10^4}{RT + 2.5} + 50, 1000\right]
$$
 (eq. 5)

where  $f_{SW}$  is in kHz and RT is in k $\Omega$ .

The switching frequency vs. the external resistor curve is shown below.

![](_page_17_Figure_16.jpeg)

**Figure 43. Relationship between RT and fsw** 

As soon as the device is enabled, it will go through a set of routine to check the RT pin configuration to determine the switching frequency or if there is any fault. If RT is tied to VCC, the switching frequency is 250 kHz, and 500 kHz if short-circuited to AGND. If RT pin is floating initially or becomes open from any non-open state, the device enters hiccup mode.

#### **Frequency Synchronization**

FAN65005A can be set to work in either master mode or non-master mode. When in master mode, it sends out clock signal through SYNC pin; when in non-master mode, it either takes in clock signal from an external source on SYNC pin in ±30% of RT set frequency or uses RT to set its clock. Both modes are configured via MODE pin.

1. Master mode: A 100 k $\Omega$  resistor connected between MODE pin and either VCC or AGND

will enable master mode. In this mode, FAN65005A generates its ramp and PWM signal by its own and sends out PWM clock through SYNC pin with 180 degree phase shift and 50% duty cycle. If an external clock is detected on SYNC pin that is in conflict with the internal one, FAN65005A makes SYNC pin high impedance until fault is cleared.

2. Non-master mode: The MODE pin connected to either VCC or AGND through a 1 k $\Omega$ ~5 k $\Omega$ resistor or left floating enables this mode. In this mode, the device keeps checking the SYNC pin for incoming clocks every 2 ms. If 64 cycles of clock are detected and the clock frequency is in ±30% of RT set frequency, the device is in sync with the clock appearing on SYNC pin. If no clocks are detected, the number of clocks in 2 ms does not reach 64, or the clock frequency is not within  $\pm 30\%$  of RT set frequency, the device uses RT to set the clock. The synchronization block diagram is shown below.

![](_page_18_Figure_3.jpeg)

#### **Figure 44. Frequency Synchronization Block Diagram**

FAN65005A implements fault protection in case SYNC pin is short-circuited to either AGND or VCC. The logic checks voltage levels of both internal driving clock and SYNC pin except for a 100 ns time period at every clock transition, which is used to mask the transition glitches due to propagation delay. These 2 logic levels are expected to be the same when there is no pin fault. When SYNC pin fault is detected, the driver is disabled by using high impedance for 8 clock cycles, which makes worst case duty cycle of ~1.67% with 1 MHz frequency.

SYNC pin fault is only a local fault and doesn't trigger global hiccup or stop device operation. Figure 44 shows the frequency synchronization block diagram.

#### **Operation Modes**

The MODE pin controls 2 functions: pulse modulation and frequency synchronization.

Pulse modulation refers to continuous conduction fixed frequency pulse width modulation (short-formed Forced CCM) and discontinuous conduction with pulse skipping modulation (Short-formed DCM with Pulse Skipping). When in DCM with Pulse Skipping, device works in discontinuous conduction mode when inductor current hit 0 and may skip pulses when load becomes even lighter; device transits to fixed frequency operation and works in continuous conduction mode when inductor current valley is higher than 0. Frequency synchronization refers to master or non-master mode.

If low output voltage ripple is desired, Forced CCM PWM operation can be selected. In this mode, continuous conduction fixed switching frequency applies regardless of light load or heavy load and negative current appears at light load condition. This results in greater power loss at light load.

To reduce the power loss at light load, DCM with Pulse Skipping can be chosen. When at light load, the device works in discontinuous conduction mode and skips pulses, so that the power loss is reduced.

The relationship between the MODE configuration and the actual mode is illustrated in the following table:

![](_page_18_Picture_455.jpeg)

#### **Table 7. OPERATION MODES WITH MODE CONFIGURATION**

#### **Power Good**

A comparator monitors the FB voltage and controls an open drain MOSFET. The PGOOD pin is connected to the Drain of this MOSFET. To correctly use the PGOOD signal, a pull-up resistor connected to an external voltage source is required. When FB voltage exceeds  $94\%$  of  $V_{REF}$  (typical 0.6 V), PGOOD signal is asserted after a delay, t<sub>PG</sub>  $_{DL}$ , and when it's below 92% of  $V_{REF}$  it is de-asserted. PGOOD signal is valid only after device is enabled and soft start is completed (SS ramps above 0.6 V). When OVP1 is detected, PGOOD is de-asserted. PGOOD is re−asserted with 5% hysteresis. Figure [45](#page-19-0) shows the internal circuitry connected to PGOOD pin.

<span id="page-19-0"></span>![](_page_19_Figure_1.jpeg)

**Figure 45. PGOOD Block Diagram**

#### **Setting Current Limit**

A resistor, R\_ILIM, connected between ILIM pin and GND is used to set the current limit for both high- and low-side MOSFETs. An  $8.5 \mu A$  internal current source flows through R\_ILIM, creating a reference voltage, and the voltage drops on  $R_{DSON}$  of both high- and low-side MOSFETs are used to compare with this reference voltage. This comparison generates an over current event. The high-side MOSFET current is monitored in forward direction, i.e. current flows from drain to source, while low-side MOSFET current is monitored in a reverse direction. When low-side MOSFET turns on in a normal condition, its current flows from ground to switching node. Current is NOT monitored in this case. If current flows from switching node to ground, it is considered abnormal and is monitored. The current limit for both high- and low-side MOSFETs is calculated the same way,  $I_{LIM} = k_{HIM} \times R_{HIM}$ , and kILIM parameters for both high- and low-side MOSFETs are shown in the Electrical Characteristic Table. If ILIM is tied to VCC, system is in standby mode, enabling all blocks except driver.

 $R$ \_ILIM below 60 k $\Omega$  is defined as short-circuit, above 350 k $\Omega$  is considered to be open.

#### **Over Current Protection (OCP) and Short Circuit Protection (SCP)**

FAN65005A implements over current protection for high- and low-side MOSFETs in a different way.

For high-side MOSFET, FAN65005A sets two levels of over load protection according to the current limit setting: over current protection (OCP) and short circuit protection (SCP). OCP happens when the high-side MOSFET current,  $i_{DSHS}$ , is in the range of 100% I<sub>LIM</sub> HS  $\le i_{DSHS}$ 130% I<sub>LIM</sub> <sub>HS</sub>, and SCP occurs when  $i_{DS_HS} \ge$ 130% I<sub>LIM</sub> HS. FAN65005A monitors MOSFET current constantly and provides cycle by cycle peak current limit. The high-side MOSFET is turned off whenever its current exceeds the limit.

Once the current limit is hit, FAN65005A counts. If 1024 consecutive OCP events have reached, regardless of the FB voltage, the system enters hiccup mode.

The worst case of over current is such conditions as short-circuited output or saturated inductor, in which the current exceeds 130% of current limit. In this case, device initiates short circuit protection and enters hiccup mode immediately.

For low-side MOSFET, FAN65005A performs cycle by cycle protection if its current limit is hit. At each cycle of low-side MOSFET turn-on, its current is checked. If the current exceeds its current limit,  $I_{LIM LS}$ , the low-side MOSFET will be turned off immediately and remains off until next switching cycle. This process repeats until the over current event is released (low-side MOSFET current becomes less than  $I_{LIM LS}$ ). Low-side MOSFET over current protection doesn't affect high-side MOSFET switching, i.e. high-side MOSFET remains normal switching if high-side MOSFET over current event does not occur.

#### **Hiccup Mode**

Hiccup mode is described as follows. When a fault condition is met, both high- and low-side MOSFETs turn off for a period of time,  $t_{\text{HICCLIP}}$  (typical 1 s), and soft start capacitor is discharged. Then device enters soft start. After soft start, if the fault condition is met again, both high- and low-side MOSFETs turn off for t<sub>HICCUP</sub> again and soft start capacitor is discharged…System returns to normal operation after the fault event is released.

#### **Over Voltage Protection (OVP)**

There are 2 levels of over voltage protection: over voltage protection 1 (OVP1) and over voltage protection 2 (OVP2), which are defined below respectively.

- 1. OVP1 is protection when FB voltage is above 115% but below 130% of  $V_{REF}$ . When OVP1 is triggered, both high- and low-side MOSFETs are turned off immediately. When FB falls to or below  $V_{RFF}$ , the system returns to normal operation and initiates a new PWM signal at the next clock cycle.
- 2. OVP2 is protection when FB voltage is above 130% of  $V_{REF}$ . When OVP2 is triggered, the high-side MOSFET is turned off immediately while the low-side MOSFET is turned ON. If over current event occurs during the low-side MOSFET ON time, cycle by cycle protection will be performed as described in "Over Current Protection (OCP) and Short Circuit Protection (SCP)" section. As soon as over current event is released, the low-side MOSFET will be kept on again until FB voltage drops to or below  $V_{REF}$ . One hiccup cycle is initiated once output voltage reaches 100% level. After the hiccup, the part will go into a soft start sequence and try to regulate. If OVP2 happens during the hiccup timing period, nothing will happen.

In the case of OVP, power good signal is de-asserted and re-asserted after  $V_{FB}$  comes down to 110%  $V_{REF}$ .

#### **Under Voltage Protection (UVP)**

Under voltage is a condition when output voltage is below 35% of its regulated level (checked on FB pin). If  $V_{FB} \le 35\%$ is met, then under voltage protection (UVP) is initiated, where IC enters hiccup mode.

#### **Over Temperature Protection (OTP)**

The device keeps monitoring the junction temperature. When the sensed temperature is above the protection point,  $T<sub>J</sub>$ <sub>SD</sub>, over temperature protection (OTP) event occurred and the system shuts down. OTP is released when the sensed temperature is 20 $\degree$  lower than the trip point, T<sub>J</sub> <sub>SD</sub>, where the system resets through soft-start.

#### **Output Inductor Selection**

The output inductor is selected to meet the output ripple requirements. The inductor value determines the converter's  $ri$ pple current  $\Delta$ IL. Largest ripple current occurs at highest Vin voltage.

$$
\Delta IL = \frac{(V_{IN} - V_{OUT})(V_{OUT})}{F_{SW} \cdot L \cdot V_{IN}} \tag{eq. 6}
$$

Lower ripple current reduced core losses in the inductor and output voltage ripple. Highest efficiency is obtained at low frequency with small ripple current, however with a disadvantage of using a large inductor. Inductor value can be chosen based on the equation below in order to not exceed a max ripple current (usually 30% to 70% of max inductor current)

$$
L \ge \frac{(V_{IN} - V_{OUT})}{F_{SW} \cdot \Delta I_L} \cdot D
$$
 (eq. 7)

#### **Output Capacitor Selection**

In general, the output capacitors should be selected to meet the dynamic regulation requirements including ripple voltage and load transients.

1. For ripple voltage considerations; the output bulk maintains the DC output voltage. The use of ceramic capacitors is recommended to sustain a low output voltage ripple. At switching frequency the ceramic capacitors are capacitance dominante use the following equation for calculating  $C_{out}$ where the ripple output voltage is within  $1\%$  of Vout.

$$
\Delta_{\text{OUT}} = \frac{V_{\text{OUT}} \cdot (1 - D)}{8 \cdot F_{\text{SW}}^2 \cdot L \cdot C_{\text{OUT}}}
$$
 (eq. 8)

And the RMS current through it is

$$
I_{\text{COUT(RMS)}} = I_{\text{OUT}} \cdot \frac{\Delta I_{\text{L}}(\text{pp})}{\sqrt{12}} \tag{eq. 9}
$$

2. The maximum capacitor value required to provide the full, rising step, transient load current during the response time of the inductor is shown

$$
C_{MIN} = \frac{L \cdot I_{PK}^{2}}{(V_{OV} + V_{OUT})^{2} - V_{OUT}^{2}}
$$
 (eq. 10)

where  $I_{PK}$  is defined as:

$$
I_{PEAK} = I_{OUT,MAX} - \frac{\Delta I_L}{2}
$$
 (eq. 11)

Where CMIN is the minimum value of output capacitor required, L is the output inductor, IPK is the peak load current, VOV is the increase in output voltage during a load release, VOUT is output voltage.

#### **Input Capacitor Selection**

Voltage and RMS current rating of the input capacitors are critical factors. Typically input capacitor is designed based on input voltage ripple of 2%. Capacitor voltage rating must be at least 1.25x greater than max input voltage . Maximum RMS current supplied by the input capacitance occurs at 50% duty cycle and when Vin =2 x Vout.

RMS current varies with load as shown below:

$$
I_{\text{CIN}(\text{RMS})} = I_{\text{OUT}} \cdot \sqrt{D \cdot \left(1 - D + \frac{\Delta I L(pp)^2}{12}\right)} \text{ (eq. 12)}
$$

Ceramic capacitors are best known for low ESR and are highly recommended.

#### **Loop Compensation**

#### **Selecting External Compensation:**

The FAN65004B is a voltage mode buck regulator with an error amplifier compensated by external components to achieve accurate output voltage regulation and to respond to fast transient events. The goal of the compensation network is to provide a loop gain function with the highest cross−over frequency at adequate phase and gain margins.

The output stage (LC) of the buck regulator is a double pole system. The resonance frequency of this lowpass filter is shown below:

$$
f_{\text{p0}} = \frac{1}{2\pi \cdot \sqrt{\text{LC}_{\text{OUT}}}}
$$
 (eq. 13)

The output filter has a zero that is calculated from the output capacitance and output capacitor ESR:

$$
f_{z0} = \frac{1}{2\pi \cdot \text{ESR} \cdot \text{C}_{\text{OUT}}} \tag{eq.14}
$$

The bode plot of the power stage, error amplifier and the desired loop gain are drawn in the figure below. The first zero  $(f_{z1})$  compensates the phase lag of the pole located at the origin followed by a second zero  $(f_{z2})$  to compensate for one of the poles of the LC filter in order to crossover  $(f_c)$  at  $-20$  dB slope. The second pole ( $f_{p2}$ ) is aimed to cancel the ESR zero and finally the third pole  $(f_{p3})$  is to provide attenuation for frequencies above  $f_{sw/2}$ .

![](_page_21_Figure_1.jpeg)

**Figure 46. Power Stage, Loop Gain and Compensator Bode Plots**

For ease of calculation, with  $C1 \gg C3$ :

$$
f_{z1} = \frac{1}{2\pi \cdot (R10 + R9) \cdot C9}
$$

$$
f_{z2} = \frac{1}{2\pi \cdot R8 \cdot C7}
$$

$$
f_{p2} = \frac{1}{2\pi \cdot R9 \cdot C9}
$$

$$
f_{p3} = \frac{1}{2\pi \cdot R8 \cdot C8}
$$

$$
f_c = \frac{V_{IN}}{2\pi \cdot V_{Ramp} \cdot R10 \cdot C7}
$$

#### **Thermal Considerations**

The temperature gradients on the FAN65004B are shown below. While measuring the thermal performance, place the thermocouple at the hottest spot of the IC (not at the center of the part).

![](_page_21_Picture_7.jpeg)

#### **Layout Guidelines**

- 1. Place RT resistor and SS capacitor close to RT and SS pins.
- 2. Use a low impedance source such as a logic gate to drive the SYNC pin and keep the PCB trace as short as possible.
- 3. Components of digital signals like EN/UVLO, PGOOD and SYNC can be placed far away from device.
- 4. Place BOOT capacitor right next to BOOT and PH pins. If flexibility of high−side MOSFET driving strength is desired, place a resistor in series with this BOOT capacitor. **For Vin > 40 V, use Rboot = 2 ohm.**
- 5. Place inductor on top layer. Restrict the SW trace to only cover the inductor pin but keep its trace as wide as possible for thermal relief.
- 6. Avoid all the compensation components from passing through, above or underneath switching trace.
- 7. Keep the switching nodes away from sensitive small signal nodes (FB). Ideally the switch nodes printed circuit traces should be routed away and separated from the IC and especially the quiet side of the IC. Separate the high dv/dt traces from sensitive small−signal nodes with ground traces or ground planes.
- 8. Place decoupling caps right next to PVCC, VCC , HVBIAS and EXTBIAS.
- 9. The output capacitors should be placed as close to the load as possible. Use short wide copper regions to connect output capacitors to load to avoid inductance and resistances.

<span id="page-22-0"></span>![](_page_22_Figure_1.jpeg)

#### **Table 8. ORDERING INFORMATION**

![](_page_22_Picture_93.jpeg)

PowerTrench is a registered trademark of of Semiconductor Components Industries, LLC (SCILLC) or its subsidiaries in the United States and/or other countries.

#### MECHANICAL CASE OUTLINE **PACKAGE DIMENSIONS**

**ON Semiconductor** 

![](_page_23_Picture_2.jpeg)

![](_page_23_Figure_3.jpeg)

**PQFN35 6X6, 0.5P** CASE 483BE ISSUE O

DATE 30 SEP 2016

![](_page_24_Figure_2.jpeg)

D) DIMENSIONING AND TOLERANCING PER ASME Y14.5M-2009.

![](_page_24_Picture_158.jpeg)

ON Semiconductor and ⊍Nare trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries.<br>ON Semiconductor owns tne rights to a number of paten ON Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using ON Semiconductor products, including compliance with all laws, regulations and safety requirements or standards,<br>regardless of any support or applications inform specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer<br>application by customer's technical exp in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase or use ON Semiconductor products for any such unintended or unauthorized<br>application, Buyer shall indemnify and ho claim alleges that ON Semiconductor was negligent regarding the design or manufacture of the part. ON Semiconductor is an Equal Opportunity/Affirmative Action Employer. This<br>literature is subject to all applicable copyrigh

#### **PUBLICATION ORDERING INFORMATION**

#### **LITERATURE FULFILLMENT**:

#### **TECHNICAL SUPPORT North American Technical Support:**

**Email Requests to:** orderlit@onsemi.com **ON Semiconductor Website:** www.onsemi.com

Voice Mail: 1 800−282−9855 Toll Free USA/Canada Phone: 011 421 33 790 2910

**Europe, Middle East and Africa Technical Support:** Phone: 00421 33 790 2910 For additional information, please contact your local Sales Representative