





End View

Click here for the 3D model.

| Dimensions |                     |
|------------|---------------------|
| D          | 25.715mm +/-1.585mm |
| L          | 6.35mm MIN          |
| т          | 1.397mm MAX         |
| S          | 2.54mm TYP          |
| F          | 0.254mm +/-0.051mm  |
| А          | 9.144mm MAX         |
| С          | 11.43mm +/-0.635mm  |
| E          | 12.7mm NOM          |
| G          | 1.4mm +/-0.25mm     |
| LO         | 1.586mm MAX         |
| LW         | 0.508mm +/-0.051mm  |

| Packaging Specifications |             |  |
|--------------------------|-------------|--|
| Packaging                | Waffle, Box |  |
| Packaging Quantity       | 28          |  |

| General Information     |                                                                                                                                                            |  |
|-------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| Series                  | KPS LDD Comm SMPS                                                                                                                                          |  |
| Style                   | Leaded Stacked Chip                                                                                                                                        |  |
| Description             | Low ESR, High Current Stacked Ceramic Chips                                                                                                                |  |
| Features                | Low ESR, High Current, High Performance                                                                                                                    |  |
| RoHS                    | No                                                                                                                                                         |  |
| Prop 65                 | A WARNING: Cancer and reproductive harm -<br>http://www.p65warnings.ca.gov.                                                                                |  |
| SCIP Number             | 4221181d-d71c-4d0a-af45-5eab760732b2                                                                                                                       |  |
| Termination             | 60/40 Solder Coated                                                                                                                                        |  |
| Lead                    | Wire Leads                                                                                                                                                 |  |
| Failure Rate            | N/A                                                                                                                                                        |  |
| Testing and Reliability | Commercial                                                                                                                                                 |  |
| AEC-Q200                | No                                                                                                                                                         |  |
| Notes                   | Note: Number of chips in stack depends on design.<br>Number of Chips in this stack = 3. Note: Lead<br>alignment within pin rows shall be within ±.0.13 mm. |  |

| Specifications                  |                     |
|---------------------------------|---------------------|
| Capacitance                     | 33 uF               |
| Capacitance Tolerance           | 10%                 |
| Voltage DC                      | 50 VDC              |
| Dielectric Withstanding Voltage | 125 VDC             |
| Temperature Range               | -55/+125°C          |
| Temperature Coefficient         | BX                  |
| Dissipation Factor              | 2.5%1kHz 25C        |
| Aging Rate                      | 1% Loss/Decade Hour |
| Insulation Resistance           | 3 GOhms             |

Statements of suitability for certain applications are based on our knowledge of typical operating conditions for such applications, but are not intended to constitute - and we specifically disclaim - any warranty concerning suitability for a specific customer application or use. This Information is intended for use only by customers who have the requisite experience and capability to determine the correct products for their application. Any technical advice inferred from this Information or otherwise provided by us with reference to the use of our products is given gratis, and we assume no obligation or liability for the advice given or results obtained.



## Simulations

For the complete simulation environment please visit K-SIM.











## These are simulations.

This is not a specification!

The responses shown represent the typical response for each part type. Specific responses may vary, depending on manufacturing variation affects of all parameters involved, including the specified tolerances applied to capacitance and unspecified variations of ESR, ESL, and leakage resistance.

The responses shown do not represent a specified or implied maximum capability of the device for all applications.

- The ESR used for ripple "Ripple Current/Voltage vs. Frequency" plots is the ESR at ambient temperature.
- The ESR in the "Temperature Rise vs. Ripple Current" plots is adjusted to each incremental temperature rise before the power and ripple current is calculated.
- The effects shown herein are based on measured data from a multiple part sample of the parts in question.
- Ripple capability of this device will be factored by thermal resistance (Rth) created by circuit traces (addi affects of all parameters involved, including the specified tolerances applied to capacitance and unspecified variations of ESR, ESL, and leakage resistance. The peak voltages generated in the "Temperature Rise vs. Combined Ripple Currents" plot are calculated for each frequency and are not combined with voltages generated at any other
- harmonics.
- Please consult with the catalog or field applications engineer for maximum capability of the device in specific applications.

All product information and data (collectively, the "Information") are subject to change without notice.

KEMET K-SIM is designed to simulate behavior of components with respect to frequency, ambient temperature, and DC bias levels. The responses shown represent the typical response for each part type. Specific responses may vary, depending on manufacturing variation effects of all parameters involved, including the specified tolerances applied to capacitance and unspecified variations of ESR, ESL, and leakage resistance.

All Information given herein is believed to be accurate and reliable, but is presented without guarantee, warranty, or responsibility of any kind, expressed or implied. Statements of suitability for certain applications are based on our knowledge of typical operating conditions for such applications, but are not intended to constitute – and we specifically disclaim – any warranty concerning suitability for a specific customer application or use. This Information is intended for use only by customers who have the requisite experience and capability to determine the correct products for their application. Any technical advice inferred from this Information or otherwise provided by us with reference to the use of our products is given gratis, and we assume no obligation or liability for the advice given or results obtained.

If you have any questions please contact K-SIM.