

## FEATURES AND BENEFITS

- Half-bridge MOSFET driver
- Bootstrap gate drive for N-channel MOSFET bridge
- Cross-conduction protection with adjustable dead time
- Charge pump regulator for low supply voltage operation
- 5.5 to 50 V supply voltage operating range
- SPI-compatible serial interface
- Bridge control by direct logic inputs or serial interface
- Programmable gate drive
- Current sense amplifier
- Programmable diagnostics
  - A<sup>2</sup>SIL<sup>™</sup> product—device features for safety-critical systems



- Anti-lock braking systems (ABS)
- HVAC (blower fan)
- DC pumps (fuel, oil, water)
- Solenoids and actuators
- Similar industrial applications

### PACKAGE:

24-lead TSSOP with exposed pad (suffix LP)



Not to scale

## DESCRIPTION

The A4927 is an N-channel power MOSFET driver capable of controlling MOSFETs connected in a half-bridge arrangement and is specifically designed for automotive applications with high-power inductive loads, such as brush DC motors solenoids and actuators.

The A4927 is intended for automotive systems that must meet ASIL requirements. In common with other Allegro A<sup>2</sup>SIL<sup>™</sup> products, this device incorporates features to complement proper system design, allowing users to achieve the required ASIL level.

A unique charge pump regulator provides full gate drive for battery voltages down to 5.5 V for most applications. A bootstrap capacitor is used to provide the above-battery supply voltage required for N-channel MOSFETs.

The half bridge can be controlled by independent logic-level inputs or through the SPI-compatible serial interface. The external power MOSFETs are protected from shoot-through by a programmable dead time.

Integrated diagnostics provide indication of multiple internal faults, system faults, and power bridge faults, and can be configured to protect the power MOSFETs under most shortcircuit conditions.

In addition to providing full access to the bridge control, the serial interface is also used to alter programmable settings such as dead time,  $V_{\rm DS}$  threshold, and fault blank time. Detailed diagnostic information can be read through the serial interface.

The A4927 is supplied in a 24-lead eTSSOP (suffix LP). This package is lead (Pb) free, with 100% matte-tin leadframe plating (suffix -T).





## **SPECIFICATIONS**

#### **SELECTION GUIDE**

| Part Number  | Packing              | Package                                                                      |
|--------------|----------------------|------------------------------------------------------------------------------|
| A4927KLPTR-T | 4000 pieces per reel | 7.8 mm × 4.4 mm, 1.2 mm max height<br>24-lead TSSOP with exposed thermal pad |



#### ABSOLUTE MAXIMUM RATINGS <sup>[1]</sup>

| Characteristic                          | Symbol              | Notes                                                                                                                                  | Rating                                              | Unit |
|-----------------------------------------|---------------------|----------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------|------|
| Load Supply Voltage                     | V <sub>BB</sub>     |                                                                                                                                        | -0.3 to 50                                          | V    |
| Regulator Output                        | V <sub>REG</sub>    | VREG                                                                                                                                   | -0.3 to 16                                          | V    |
| Charge Pump Capacitor Terminal          | V <sub>CP1</sub>    | CP1                                                                                                                                    | -0.3 to 16                                          | V    |
| Charge Pump Capacitor Terminal          | V <sub>CP2</sub>    | CP2                                                                                                                                    | V <sub>CP1</sub> – 0.3 to<br>V <sub>REG</sub> + 0.3 | V    |
| Battery-Compliant Logic Input Terminals | V <sub>IB</sub>     | HS, LSn, RESETn, ENABLE                                                                                                                | -0.3 to 50                                          | V    |
| Logic Input Terminals                   | VI                  | STRn, SCK, SDI                                                                                                                         | -0.3 to 6                                           | V    |
| Logic Output Terminal                   | Vo                  | SDO                                                                                                                                    | -0.3 to 6                                           | V    |
| Diagnostics Output                      | V <sub>DIAG</sub>   | DIAG                                                                                                                                   | -0.3 to 50                                          | V    |
| Sense Amplifier Inputs                  | V <sub>CSI</sub>    | CSP, CSM                                                                                                                               | -4 to 6.5                                           | V    |
| Sense Amplifier Output                  | V <sub>CSO</sub>    | CSO, OOS                                                                                                                               | -0.3 to 6                                           | V    |
| Bridge Drain Monitor Terminal           | V <sub>BRG</sub>    | VBRG                                                                                                                                   | -5 to 55                                            | V    |
| Bootstrap Supply Terminal               | V <sub>C</sub>      | С                                                                                                                                      | –0.3 to V <sub>REG</sub> + 50                       | V    |
| Link Oids Octo Dains Octo d Taminal     | V <sub>GH</sub>     | GH                                                                                                                                     | $V_{\rm C} - 16$ to $V_{\rm C} + 0.3$               | V    |
| High-Side Gate Drive Output Terminal    |                     | GH (transient)                                                                                                                         | -18 to V <sub>C</sub> + 0.3                         | V    |
| Llink Cide Course (Load) Terminel       | N/                  | S                                                                                                                                      | $V_{\rm C} - 16$ to $V_{\rm C} + 0.3$               | V    |
| High-Side Source (Load) Terminal        | Vs                  | S (transient)                                                                                                                          | -18 to V <sub>C</sub> + 0.3                         | V    |
| Laur Sida Cata Drive Outrut Tamainal    | ν.                  | GL                                                                                                                                     | V <sub>REG</sub> – 16 to 18                         | V    |
| Low-Side Gate Drive Output Terminal     | $V_{GL}$            | GL (transient)                                                                                                                         | 8 to 18                                             | V    |
| Dridges Low Cide Courses Terrainel      | N/                  | LSS                                                                                                                                    | V <sub>REG</sub> – 16 to 18                         | V    |
| Bridge Low-Side Source Terminal         | $V_{LSS}$           | LSS (transient)                                                                                                                        | 8 to 18                                             | V    |
| Ambient Operating Temperature Range     | T <sub>A</sub>      | Limited by power dissipation                                                                                                           | -40 to 150                                          | °C   |
| Maximum Continuous Junction Temperature | T <sub>J(max)</sub> |                                                                                                                                        | 165                                                 | °C   |
| Transient Junction Temperature          | T <sub>Jt</sub>     | Overtemperature event not exceeding 10 seconds,<br>lifetime duration not exceeding 10 hours,<br>guaranteed by design characterization. | 180                                                 | °C   |
| Storage Temperature Range               | T <sub>stg</sub>    |                                                                                                                                        | -55 to 150                                          | °C   |

<sup>1</sup> With respect to GND. Ratings apply when no other circuit operating constraints are present.

#### THERMAL CHARACTERISTICS: May require derating at maximum conditions

| Characteristic             | Characteristic Symbol Test Conditions <sup>[2]</sup> |                                                        | Value | Unit |
|----------------------------|------------------------------------------------------|--------------------------------------------------------|-------|------|
|                            | D                                                    | 4-layer PCB based on JEDEC standard                    | 28    | °C/W |
| Package Thermal Resistance | R <sub>θJA</sub>                                     | 2-layer PCB with 3.8 in. <sup>2</sup> copper each side | 38    | °C/W |
|                            | R <sub>θJP</sub>                                     |                                                        | 2     | °C/W |

<sup>2</sup> Additional thermal information available on the Allegro website.



#### **Table of Contents**

| Features and Benefits                  | 1  | Gate Drive Control                     | 17 |
|----------------------------------------|----|----------------------------------------|----|
| Description                            | 1  | Logic Control Inputs                   | 18 |
| Package                                | 1  | Output Disable                         | 18 |
| Typical Application                    | 1  | Sleep Mode                             | 19 |
| Selection Guide                        | 2  | Current Sense Amplifier                | 19 |
| Absolute Maximum Ratings               | 2  | Diagnostic Monitors                    | 19 |
| Thermal Characteristics                | 2  | Status and Diagnostic Registers        | 19 |
| Pinout Diagram and Terminal List Table | 4  | Chip-Level Protection                  | 19 |
| Functional Block Diagram               | 5  | Operational Monitors                   | 20 |
| Electrical Characteristics             | 6  | Power Bridge and Load Faults           | 21 |
| Supply and Reference                   | 6  | Fault Action                           | 23 |
| Gate Output Drive                      | 7  | Fault Masks                            | 23 |
| Logic Inputs and Outputs               | 8  | Serial Interface                       | 25 |
| Logic I/O – Dynamic Parameters         | 8  | Configuration Registers                | 27 |
| Current Sense Amplifier                | 9  | Diagnostic Registers                   | 27 |
| Diagnostics and Protection             | 10 | Control Register                       | 27 |
| Timing Diagrams                        | 11 | Status Register                        | 28 |
| Logic Truth Tables                     | 13 | Serial Register Reference              | 29 |
| Functional Description                 | 14 | Application Information                | 35 |
| Input and Output Terminal Functions    | 14 | Dead-Time Selection                    | 35 |
| Power Supplies                         | 15 | Bootstrap Capacitor Selection          | 35 |
| Pump Regulator                         | 15 | Bootstrap Charging                     | 35 |
| Gate Drives                            | 15 | VREG Capacitor Selection               | 36 |
| Bootstrap Supply                       | 15 | Current Sense Amplifier Configuration  | 36 |
| Bootstrap Charge Management            | 15 | Current Sense Amplifier Output Signals | 36 |
| Top-Off Charge Pump                    | 16 | Input/Output Structures                | 37 |
| High-Side Gate Drive                   | 16 | Layout Recommendations                 | 38 |
| Low-Side Gate Drive                    | 16 | Package Outline Drawing                | 39 |
| Gate Drive Passive Pull-Down           | 17 |                                        |    |
| Dead Time                              | 17 |                                        |    |



## A4927

## PINOUT DIAGRAM AND TERMINAL LIST TABLE





#### **Terminal List Table**

| Name   | Number | Function                          |
|--------|--------|-----------------------------------|
| С      | 19     | Bootstrap capacitor               |
| CP1    | 22     | Pump capacitor CCP connection     |
| CP2    | 21     | Pump capacitor CCP connection     |
| CSM    | 13     | Current sense amplifier (–) input |
| CSO    | 12     | Current sense amplifier output    |
| CSP    | 14     | Current sense amplifier (+) input |
| DIAG   | 2      | Diagnostic output                 |
| ENABLE | 3      | Gate drive output control input   |
| GH     | 17     | High-side gate drive output       |
| GL     | 16     | Low-side gate drive output        |
| GND    | 1      | Power ground                      |
| HS     | 5      | HS control input                  |
| LSn    | 6      | LS control input                  |
| LSS    | 15     | Low-side source                   |
| OOS    | 11     | Sense amplifier offset output     |
| RESETn | 4      | Standby mode control input        |
| S      | 18     | Load connection                   |
| SCK    | 8      | Serial clock input                |
| SDI    | 7      | Serial data input                 |
| SDO    | 9      | Serial data output                |
| STRn   | 10     | Serial strobe (chip select) input |
| VBB    | 23     | Main power supply                 |
| VBRG   | 24     | High-side drain voltage sense     |
| VREG   | 20     | Regulated gate drive supply       |
| PAD    | _      | Thermal pad; connect to GND       |





Figure 2: Functional Block Diagram



#### **ELECTRICAL CHARACTERISTICS:** Valid for $T_J = -40$ to $150^{\circ}$ C, $V_{BB} = 5.5$ to 50 V, unless otherwise specified

| Characteristics                                   | Symbol             | Test Conditions                                                                                               | Min. | Тур. | Max. | Unit |
|---------------------------------------------------|--------------------|---------------------------------------------------------------------------------------------------------------|------|------|------|------|
| SUPPLY AND REFERENCE                              |                    | `                                                                                                             |      |      |      |      |
|                                                   |                    | Operating; outputs active                                                                                     | 5.5  | -    | 50   | V    |
| VBB Functional Operating Range                    | V <sub>BB</sub>    | Operating; outputs disabled                                                                                   | 5    | _    | 50   | V    |
|                                                   |                    | No unsafe states                                                                                              | 0    | -    | 50   | V    |
| VBB Quiescent Current                             | I <sub>BBQ</sub>   | RESETn = high, V <sub>BB</sub> = 12 V,<br>All gate drive outputs low                                          | -    | 8    | 20   | mA   |
|                                                   | I <sub>BBS</sub>   | RESETn ≤ 300 mV, sleep mode, V <sub>BB</sub> < 35 V                                                           | -    | _    | 20   | μA   |
| Internal Logic Supply Regulator<br>Voltage [3][4] | V <sub>DL</sub>    |                                                                                                               | 3.1  | 3.3  | 3.5  | V    |
|                                                   | V <sub>REG</sub>   | V <sub>BB</sub> > 7.5 V, I <sub>VREG</sub> = 0 to 30 mA                                                       | 7.5  | 8    | 8.5  | V    |
| VREG Output Voltage, VRG = 0                      |                    | $6 \text{ V} < \text{V}_{\text{BB}} \le 7.5 \text{ V}, \text{ I}_{\text{VREG}} = 0 \text{ to } 13 \text{ mA}$ | 7.5  | 8    | 8.5  | V    |
|                                                   |                    | $5.5 \text{ V} < \text{V}_{\text{BB}} \le 6 \text{ V}, \text{ I}_{\text{VREG}} < 8 \text{ mA}$                | 7.5  | 8    | 8.5  | V    |
|                                                   |                    | $V_{BB} > 9 V$ , $I_{VREG} = 0$ to 30 mA                                                                      | 9    | 11   | 11.7 | V    |
|                                                   |                    | $7.5 \text{ V} < \text{V}_{\text{BB}} \le 9 \text{ V}, \text{ I}_{\text{VREG}} = 0 \text{ to } 20 \text{ mA}$ | 9    | 11   | 11.7 | V    |
| VREG Output Voltage, VRG = 1                      | V <sub>REG</sub>   | $6 \text{ V} < \text{V}_{\text{BB}} \le 7.5 \text{V}, \text{ I}_{\text{VREG}} \le 0 \text{ to } 13 \text{mA}$ | 7.9  | -    | _    | V    |
|                                                   |                    | 5.5 V < V <sub>BB</sub> ≤ 6 V, I <sub>VREG</sub> < 8 mA                                                       | 7.9  | 9.5  | _    | V    |
| Destatuon Diada Famuand Valtaria                  | N                  | I <sub>D</sub> = 10 mA                                                                                        | 0.4  | 0.7  | 1.0  | V    |
| Bootstrap Diode Forward Voltage                   | V <sub>fBOOT</sub> | I <sub>D</sub> = 100 mA                                                                                       | 1.2  | 1.9  | 2.5  | V    |
| Bootstrap Diode Current Limit                     | I <sub>DBOOT</sub> |                                                                                                               | 250  | 500  | 750  | mA   |
| Top-Off Charge Pump Current Limit                 | I <sub>TOCPM</sub> |                                                                                                               | 50   | 100  | _    | μA   |
| High-Side Gate Drive Static Load<br>Resistance    | R <sub>GSH</sub>   |                                                                                                               | 250  | _    | _    | kΩ   |
| System Clock Period                               | t <sub>osc</sub>   |                                                                                                               | 42.5 | 50   | 57.5 | ns   |



#### ELECTRICAL CHARACTERISTICS (continued): Valid for T<sub>J</sub> = -40 to 150°C, V<sub>BB</sub> = 5.5 to 50 V, unless otherwise specified

| Characteristics                           | Symbol                | Test Conditions                                                                 | Min.                      | Тур. | Max.                   | Unit |
|-------------------------------------------|-----------------------|---------------------------------------------------------------------------------|---------------------------|------|------------------------|------|
| GATE OUTPUT DRIVE                         |                       | ·                                                                               |                           |      | ·                      |      |
| Turn-On Time                              | t <sub>r</sub>        | C <sub>LOAD</sub> = 10 nF, 20% to 80%                                           | _                         | 190  | _                      | ns   |
| Turn-Off Time                             | t <sub>f</sub>        | C <sub>LOAD</sub> = 10 nF, 80% to 20%                                           | -                         | 120  | -                      | ns   |
| Pull-Up Peak Source Current               | I <sub>PUPK</sub>     |                                                                                 | -                         | 400  | -                      | mA   |
|                                           |                       | IR1 = IR2 = 0, T <sub>J</sub> = 25°C, I <sub>GH</sub> = –150 mA <sup>[1]</sup>  | 4                         | 6    | 10.5                   | Ω    |
| Pull-Up On Resistance                     | R <sub>DS(on)UP</sub> | IR1 = IR2 = 0, T <sub>J</sub> = 150°C, I <sub>GH</sub> = -150 mA <sup>[1]</sup> | 9.5                       | 12   | 19                     | Ω    |
| Pull-Down Peak Sink Current               | I <sub>PDPK</sub>     |                                                                                 | -                         | 800  | -                      | mA   |
|                                           | D                     | IF1 = IF2 = 0, T <sub>J</sub> = 25°C, I <sub>GL</sub> = 150 mA                  | 1.5                       | 2.4  | 3.1                    | Ω    |
| Pull-Down On Resistance                   | R <sub>DS(on)DN</sub> | IF1 = IF2 = 0, T <sub>J</sub> = 150°C, I <sub>GL</sub> = 150 mA                 | 2.9                       | 4    | 5.5                    | Ω    |
| GH Output Voltage High                    | V <sub>GHH</sub>      |                                                                                 | $V_{\rm C} - 0.2$         | _    | _                      | V    |
| GH Output Voltage Low                     | V <sub>GHL</sub>      | –10 μA < I <sub>GH</sub> < 10 μA                                                | -                         | _    | V <sub>S</sub> + 0.3   | V    |
| GL Output Voltage High                    | V <sub>GLH</sub>      |                                                                                 | V <sub>REG</sub> –<br>0.2 | -    | -                      | V    |
| GL Output Voltage Low                     | V <sub>GLL</sub>      | –10 μA < I <sub>GL</sub> < 10 μA                                                | -                         | _    | V <sub>LSS</sub> + 0.3 | V    |
|                                           | R <sub>GHPD</sub>     | V <sub>BB</sub> = 0 V, V <sub>GH</sub> – V <sub>S</sub> < 0.3 V                 | _                         | 950  | _                      | kΩ   |
| GH Passive Pull-Down                      |                       | $V_{BB} = 0 V, V_{GL} - V_{LSS} < 0.3 V$                                        | -                         | 950  | -                      | kΩ   |
|                                           | t <sub>P(off)</sub>   | Input Change to unloaded Gate output change,<br>(Figure 5) DT[5:0] = 0          | 60                        | 90   | 140                    | ns   |
| Turn-Off Propagation Delay                |                       | Input Change to unloaded Gate output change,<br>(Figure 5) DT[5:0] > 0          | 135                       | 165  | 215                    | ns   |
|                                           |                       | Input Change to unloaded Gate output change,<br>(Figure 5) DT[5:0] = 0          | 50                        | 80   | 130                    | ns   |
| Turn-On Propagation Delay                 | t <sub>P(on)</sub>    | Input Change to unloaded Gate output change,<br>(Figure 5) DT[5:0] > 0          | 125                       | 155  | 205                    | ns   |
| Propagation Delay Matching<br>(On-to-Off) | ∆t <sub>OO</sub>      | DT[5:0]=0                                                                       | _                         | 15   | 30                     | ns   |
| Propagation Delay Matching<br>(GH-to-GL)  | Δt <sub>HL</sub>      | Same state change, DT[5:0] = 0                                                  | -                         | -    | 20                     | ns   |
|                                           |                       | Default power-up state (Figure 5)                                               | 1.36                      | 1.6  | 1.84                   | μs   |
| Dead Time (Turn-Off To Turn-On Delay)     | t <sub>DEAD</sub>     | Programmable range DT[5:0], nominal                                             | 0.1                       | _    | 3.15                   | μs   |



#### ELECTRICAL CHARACTERISTICS (continued): Valid for T<sub>J</sub> = -40 to 150°C, V<sub>BB</sub> = 5.5 to 50 V, unless otherwise specified

| Characteristics                           | Symbol              | Test Conditions                                                              | Min.                                    | Тур. | Max. | Unit |
|-------------------------------------------|---------------------|------------------------------------------------------------------------------|-----------------------------------------|------|------|------|
| LOGIC INPUT AND OUTPUTS                   |                     | ·                                                                            | - · · · · · · · · · · · · · · · · · · · |      |      | ·    |
| Input Low Voltage                         | V <sub>IL</sub>     |                                                                              | _                                       | _    | 0.8  | V    |
| Input High Voltage                        | V <sub>IH</sub>     | All logic inputs                                                             | 2.0                                     | _    | _    | V    |
| Input Hysteresis                          | V <sub>lhys</sub>   | RESETn inputs                                                                | 200                                     | 400  | _    | mV   |
| Input Hysteresis                          | V <sub>lhys</sub>   | All other logic inputs                                                       | 250                                     | 550  | _    | mV   |
| Input Pull-Down HS, ENABLE,               | R <sub>PD</sub>     | 0 < V <sub>IN</sub> < 3 V                                                    | _                                       | 50   | _    | kΩ   |
| RESETn                                    | I <sub>PD</sub>     | 3 V < V <sub>IN</sub> < 50 V                                                 | _                                       | 70   | _    | μA   |
| Input Pull-Down SDI, SCK                  | R <sub>PDS</sub>    | 0 < V <sub>IN</sub> < 3 V                                                    | _                                       | 50   | _    | kΩ   |
| Input Pull-Up Current to VDL              | I <sub>PU</sub>     | STRn                                                                         | _                                       | 70   | _    | μA   |
| Input Pull-Up to VDL                      | R <sub>PU</sub>     | LSn                                                                          | _                                       | 170  | _    | kΩ   |
| Output Low Voltage SDO, DIAG              | V <sub>OL</sub>     | I <sub>OL</sub> = 1 mA                                                       | _                                       | 0.1  | 0.4  | V    |
| 0.1.11.1.1.1.1.0.000                      |                     | I <sub>OS</sub> = -200 μA <sup>[1]</sup>                                     | V <sub>DL</sub> - 0.1                   | _    | _    | V    |
| Output High Voltage SDO                   | V <sub>OHS</sub>    | $I_{OS} = -1 \text{ mA}^{[1]}$                                               | V <sub>DL</sub> - 0.4                   | _    | _    | V    |
| Output Leakage SDO <sup>[1]</sup>         | I <sub>OS</sub>     | 0 V < V <sub>OS</sub> < V <sub>DL</sub> , STRn = 1                           | -1                                      | _    | 1    | μA   |
|                                           | I <sub>OLDLIM</sub> | 0 V < V <sub>OD</sub> < 12 V, DIAG active                                    | _                                       | 10   | 17   | mA   |
| Output Current Limit (DIAG)               |                     | $18 \text{ V} \leq \text{V}_{\text{OD}} < 50 \text{ V}, \text{ DIAG active}$ | _                                       | _    | 2.5  | mA   |
|                                           | I <sub>OD</sub>     | 0 V < V <sub>OD</sub> < 12 V, DIAG inactive                                  | -1                                      | _    | 1    | μA   |
| Output Leakage <sup>[1]</sup> (DIAG)      |                     | 18 V $\leq$ V <sub>OD</sub> < 50 V, DIAG inactive                            | _                                       | _    | 2.5  | mA   |
| LOGIC I/O – DYNAMIC PARAMETE              | RS                  |                                                                              |                                         |      |      |      |
| Reset Pulse Width                         | t <sub>RST</sub>    |                                                                              | 0.5                                     | _    | 4.5  | μs   |
| Reset Shutdown Time                       | t <sub>RSD</sub>    |                                                                              | 30                                      | _    | _    | μs   |
| Input Pulse Filter Time                   | t <sub>PIN</sub>    | HS, LSn                                                                      | _                                       | 35   | _    | ns   |
| Clock High Time                           | t <sub>SCKH</sub>   | A in Figure 4                                                                | 50                                      | _    | _    | ns   |
| Clock Low Time                            | t <sub>SCKL</sub>   | B in Figure 4                                                                | 50                                      | _    | _    | ns   |
| Strobe Lead Time                          | t <sub>STLD</sub>   | C in Figure 4                                                                | 30                                      | _    | _    | ns   |
| Strobe Lag Time                           | t <sub>STLG</sub>   | D in Figure 4                                                                | 30                                      | _    | _    | ns   |
| Strobe High Time                          | t <sub>STRH</sub>   | E in Figure 4                                                                | 300                                     | _    | _    | ns   |
| Data Out Enable Time                      | t <sub>SDOE</sub>   | F in Figure 4                                                                | _                                       | _    | 40   | ns   |
| Data Out Disable Time                     | t <sub>SDOD</sub>   | G in Figure 4                                                                | _                                       | _    | 30   | ns   |
| Data Out Valid Time From Clock<br>Falling | t <sub>SDOV</sub>   | H in Figure 4                                                                | -                                       | -    | 40   | ns   |
| Data Out Hold Time From Clock<br>Falling  | t <sub>SDOH</sub>   | I in Figure 4                                                                | 5                                       | _    | _    | ns   |
| Data In Set-Up Time To Clock Rising       | t <sub>SDIS</sub>   | J in Figure 4                                                                | 15                                      | _    | _    | ns   |
| Data In Hold Time From Clock Rising       | t <sub>SDIH</sub>   | K in Figure 4                                                                | 10                                      | _    | _    | ns   |
| Wake Up From Sleep                        | t <sub>EN</sub>     |                                                                              | _                                       | _    | 2    | ms   |



#### ELECTRICAL CHARACTERISTICS (continued): Valid for T<sub>J</sub> = -40 to 150°C, V<sub>BB</sub> = 5.5 to 50 V, unless otherwise specified

| Characteristics                                 | Symbol                | Test Conditions                                                                          | Min.  | Тур. | Max. | Unit  |
|-------------------------------------------------|-----------------------|------------------------------------------------------------------------------------------|-------|------|------|-------|
| CURRENT SENSE AMPLIFIER                         | ,                     | ·                                                                                        |       |      |      |       |
| Input Offset Voltage                            | V <sub>IOS</sub>      |                                                                                          | -4    | -    | +4   | mV    |
| Input Offset Voltage Drift                      | ΔV <sub>IOS</sub>     |                                                                                          | _     | ±4   | -    | µV/°C |
| Input Bias Current <sup>[1]</sup>               | I <sub>BIAS</sub>     | $0 V < V_{CSP} < V_{DL}, 0 V < V_{CSM} < V_{DL}$                                         | -16   | -    | 31   | μA    |
| Input Offset Current <sup>[1]</sup>             | I <sub>os</sub>       | V <sub>ID</sub> = 0 V, V <sub>CM</sub> in range                                          | -10   | _    | +10  | μA    |
| Input Common-Mode Range (DC)                    | V <sub>CM</sub>       | V <sub>ID</sub> = 0 V                                                                    | -1.8  | -    | +2   | V     |
|                                                 |                       | Default power-up value                                                                   | _     | 35   | -    | V/V   |
| Gain                                            | A <sub>V</sub>        | Programmable range, SAG[2:0], nominal                                                    | 10    | -    | 50   | V/V   |
| Gain Error                                      | E <sub>A</sub>        | V <sub>CM</sub> in range                                                                 | -5    | ±2   | +5   | %     |
|                                                 | .,                    | Default power-up value                                                                   | _     | 2.5  | _    | V     |
| Output Offset                                   | V <sub>OOS</sub>      | Programmable range, SAO[3:0], nominal                                                    | 0     | _    | 2.5  | V     |
| Output Offset Error                             | E <sub>VO</sub>       | V <sub>CM</sub> in range, V <sub>OOS</sub> > 0 V                                         | -10   | ±2   | +10  | %     |
| Small Signal –3 dB Bandwidth<br>at Gain = 25    | BW                    | V <sub>IN</sub> = 10 mV <sub>pp</sub>                                                    | 500   | _    | _    | kHz   |
| Output Settling Time (to within 40 mV)          | t <sub>SET</sub>      | V <sub>CSO</sub> = 1 V <sub>pp</sub> square wave<br>Gain = 25, C <sub>OUT</sub> = 200 pF | _     | 1    | 1.8  | μs    |
| Output Dynamic Range                            | V <sub>CSOUT</sub>    | –100 μA < I <sub>CSO</sub> < 100 μA                                                      | 0.3   | -    | 4.8  | V     |
| Output Voltage Clamp                            | V <sub>CSC</sub>      | $I_{CSO} = -2 \text{ mA}$                                                                | 4.85  | 5.2  | 5.6  | V     |
| Output Current Sink <sup>[1]</sup>              | I <sub>CSsink</sub>   | V <sub>ID</sub> = 0 V, V <sub>CSO</sub> = 1.5 V, Gain = 25                               | 0.275 | -    | -    | mA    |
| Output Current Sink (Boosted) [1][5]            | I <sub>CSsinkb</sub>  | $V_{OOS} = 0 \text{ V}, V_{ID} = -50 \text{ mV}, V_{CSO} = 1.5 \text{ V},$<br>Gain = 25  | 1     | _    | _    | mA    |
| Output Current Source [1]                       | I <sub>CSsource</sub> | V <sub>ID</sub> = 200 mV, V <sub>CSO</sub> = 1.5 V<br>Gain = 25, Offset = 0 V            | -     | -    | -1   | mA    |
|                                                 | DODD                  | V <sub>ID</sub> = 0 V, 100 kHz, Gain = 25                                                | _     | 75   | -    | dB    |
| VBB Supply Ripple Rejection Ratio               | PSRR                  | $V_{CSP} = V_{CSM} = 0 V, DC, Gain = 25$                                                 | 75    | -    | -    | dB    |
| DC Common-Mode Rejection Ratio                  | CMRR                  | V <sub>CM</sub> step from 0 to 200 mV<br>Gain = 25                                       | 55    | -    | -    | dB    |
|                                                 |                       | V <sub>CM</sub> = 200 mV <sub>pp</sub> , 100 kHz, Gain = 25                              | _     | 62   | -    | dB    |
| AC Common-Mode Rejection Ratio                  | CMRR                  | V <sub>CM</sub> = 200 mV <sub>pp</sub> , 1 MHz, Gain = 25                                | _     | 43   | _    | dB    |
|                                                 |                       | V <sub>CM</sub> = 200 mV <sub>pp</sub> , 10 MHz, Gain = 25                               | _     | 25   | _    | dB    |
| Common Mode Recovery Time<br>(to within 100 mV) | t <sub>CMrec</sub>    | V <sub>CM</sub> step from –4 V to +1 V<br>Gain = 25, C <sub>OUT</sub> = 200 pF           | _     | 1    | _    | μs    |
| Output Slew Rate 10% to 90%                     | SR                    | V <sub>ID</sub> step from 0 to 175 mV<br>Gain = 25, C <sub>OUT</sub> = 200 pF            | -     | 10   | _    | V/µs  |
| Input Overload Recovery<br>(to within 100 mV)   | t <sub>IDrec</sub>    | V <sub>ID</sub> step from 250 mV to 0 V<br>Gain = 25, C <sub>OUT</sub> = 200 pF          | -     | 1    | _    | μs    |



#### **ELECTRICAL CHARACTERISTICS (continued):** Valid for $T_{J} = -40$ to 150°C, $V_{BB} = 5.5$ to 50 V, unless otherwise specified

| Characteristics                    | Symbol               | Test Conditions                                                                                 | Min.                        | Тур.                     | Max.                       | Unit              |
|------------------------------------|----------------------|-------------------------------------------------------------------------------------------------|-----------------------------|--------------------------|----------------------------|-------------------|
| DIAGNOSTICS AND PROTECTION         |                      |                                                                                                 | ·                           |                          |                            |                   |
|                                    | V <sub>RON</sub>     | V <sub>REG</sub> rising                                                                         | 6.4                         | 6.6                      | 6.7                        | V                 |
| VREG Undervoltage VRG = 0          | V <sub>ROFF</sub>    | V <sub>REG</sub> falling                                                                        | 5.5                         | 5.7                      | 5.9                        | V                 |
|                                    | V <sub>RON</sub>     | V <sub>REG</sub> rising                                                                         | 7.6                         | 7.95                     | 8.2                        | V                 |
| VREG Undervoltage VRG = 1          | V <sub>ROFF</sub>    | V <sub>REG</sub> falling                                                                        | 6.9                         | 7.15                     | 7.4                        | V                 |
| VREG Overvoltage Warning           | V <sub>ROV</sub>     | V <sub>REG</sub> rising                                                                         | 15.5                        | 15.9                     | 16.5                       | V                 |
| VREG Overvoltage Hysteresis        | V <sub>ROVHys</sub>  |                                                                                                 | 1200                        | 1500                     | _                          | mV                |
| VBB Overvoltage Warning            | V <sub>BBOV</sub>    | V <sub>BB</sub> rising                                                                          | 32                          | _                        | 36                         | V                 |
| VBB Overvoltage Hysteresis         | V <sub>BBOVHys</sub> |                                                                                                 | 1                           | -                        | _                          | V                 |
| VBB POR Voltage                    | V <sub>BBR</sub>     | V <sub>BB</sub>                                                                                 | _                           | 3.5                      | _                          | V                 |
| Bootstrap Undervoltage             | V <sub>BCUV</sub>    | $V_{BOOT}$ falling, $V_{BOOT} = V_C - V_S$                                                      | 56                          | _                        | 64                         | %V <sub>REG</sub> |
| Bootstrap Undervoltage Hysteresis  | V <sub>BCUVHys</sub> |                                                                                                 | _                           | 13                       | _                          | %V <sub>REG</sub> |
| Gate Drive Undervoltage Warning HS | V <sub>GSHUV</sub>   | V <sub>GSH</sub>                                                                                | V <sub>BOOT</sub><br>- 1.25 | V <sub>BOOT</sub><br>- 1 | V <sub>BOOT</sub><br>- 0.8 | V                 |
| Gate Drive Undervoltage Warning LS | V <sub>GSLUV</sub>   | V <sub>GSL</sub>                                                                                | V <sub>REG</sub><br>– 1.25  | V <sub>REG</sub><br>– 1  | V <sub>REG</sub><br>- 0.8  | V                 |
| VBRG Input Voltage                 | V <sub>BRG</sub>     | When VDS monitor is active                                                                      | 5.5                         | V <sub>BB</sub>          | 50                         | V                 |
| VBRG Input Current                 | I <sub>VBRG</sub>    | V <sub>DSTH</sub> = default, V <sub>BB</sub> = 12 V<br>0 V < V <sub>BRG</sub> < V <sub>BB</sub> | -                           | _                        | 500                        | μA                |
|                                    | I <sub>VBRGQ</sub>   | Sleep mode V <sub>BB</sub> < 35 V                                                               | _                           | _                        | 5                          | μA                |
|                                    |                      | Default power-up value                                                                          | 1.1                         | 1.2                      | 1.3                        | V                 |
| VDS Threshold – High Side          | V <sub>DSTH</sub>    | Programmable range VT[5:0], nominal<br>V <sub>BRG</sub> ≥ 7 V                                   | 0                           | _                        | 3.15                       | V                 |
|                                    |                      | Programmable range VT[5:0]<br>5.5 V $\leq$ V <sub>BRG</sub> < 7 V <sup>[6]</sup>                | 0                           | -                        | 1.5                        | V                 |
| Link Cide VDC Threadedd Offert [2] |                      | High-side on, V <sub>DSTH</sub> ≥1 V, V <sub>BRG</sub> > 7 V                                    | -200                        | ±100                     | 200                        | mV                |
| High-Side VDS Threshold Offset [2] | V <sub>DSTHO</sub>   | High-side on, V <sub>DSTH</sub> < 1 V                                                           | -150                        | ±50                      | 150                        | mV                |
| VD0 Threads and a low Oide         |                      | Default power-up value                                                                          | 1.1                         | 1.2                      | 1.3                        | V                 |
| VDS Threshold – Low Side           | V <sub>DSTL</sub>    | Programmable range, V <sub>BB</sub> ≥ 5.5 V <sup>[6]</sup>                                      | 0                           | -                        | 3.15                       | V                 |
|                                    |                      | Low-side on, V <sub>DSTL</sub> ≥ 1 V, V <sub>BRG</sub> > 7 V                                    | -200                        | ±100                     | 200                        | mV                |
| Low-Side VDS Threshold Offset [2]  | V <sub>DSTLO</sub>   | Low-side on, V <sub>DSTL</sub> < 1 V                                                            | -150                        | ±50                      | 150                        | mV                |
|                                    |                      | Default power-up value (Figure 6)                                                               | 1.36                        | 1.6                      | 1.84                       | μs                |
| VDS Qualify Time                   | t <sub>VDQ</sub>     | Programmable range TVD[5:0], nominal                                                            | 0                           | _                        | 6.3                        | μs                |
|                                    |                      | Default power-up value                                                                          | 2.7                         | 3.0                      | 3.3                        | V                 |
| Overcurrent Voltage                | V <sub>OCT</sub>     | Programmable range, OCT[3:0], nominal                                                           | 0.3                         | _                        | 4.8                        | V                 |
| Overcurrent Qualify Time           | t <sub>ocq</sub>     |                                                                                                 | 6.75                        | 7.5                      | 8.25                       | μs                |
| Temperature Warning Threshold      | T <sub>JWH</sub>     | Temperature increasing                                                                          | 125                         | 135                      | 145                        | °C                |
| Temperature Warning Hysteresis     | T <sub>JWHhys</sub>  | Recovery = T <sub>JWH</sub> – T <sub>JWHhys</sub>                                               | _                           | 15                       | _                          | °C                |
| Overtemperature Threshold          | T <sub>JF</sub>      | Temperature increasing                                                                          | 170                         | 175                      | 180                        | °C                |
| Overtemperature Hysteresis         | T <sub>JHys</sub>    | Recovery = T <sub>JF</sub> – T <sub>JHys</sub>                                                  | _                           | 15                       | _                          | °C                |

<sup>1</sup> For input and output current specifications, negative current is defined as coming out of (sourcing) the specified device terminal.

 $^2$  VDS offset is the difference between the programmed threshold, V<sub>DSTH</sub> or V<sub>DSTL</sub> and the actual trip voltage.

<sup>3</sup> VDL derived from VBB for internal use only. Not accessible on any device terminal.

<sup>4</sup> Verified by design and characterization.

<sup>5</sup> If the amplifier output voltage (V<sub>CSO</sub>) is more positive than the value demanded by the applied differential input (V<sub>ID</sub>) and output offset (V<sub>OOS</sub>) conditions, then output current sink capability is boosted to enhance negative-going transient response.

<sup>6</sup> Maximum value of VDS threshold that should be set in the configuration registers for correct operation when V<sub>BRG</sub> is within the stated range.



















#### Figure 6a: VDS Fault Monitor – Blank Mode Timing (VDQ = 1)



Figure 6b: VDS Fault Monitor – Debounce Mode Timing (VDQ = 0)



## LOGIC TRUTH TABLES

#### Table 1: Control Logic (Control by Logic Inputs)

| HS | LSn | GH | GL | S  |
|----|-----|----|----|----|
| 0  | 1   | LO | LO | Z  |
| 0  | 0   | LO | HI | LO |
| 1  | 1   | HI | LO | HI |
| 1  | 0   | LO | LO | Z  |

HI = high-side FET active, LO = low-side FET active

Z = high impedance, both FETs off

All control register bits set to 0, RESETn = 1, ENABLE = 1

#### Table 2: Control Logic (Control by Serial Register)

| HSR | LSR | GH | GL | S  |
|-----|-----|----|----|----|
| 0   | 0   | LO | LO | Z  |
| 0   | 1   | LO | HI | LO |
| 1   | 0   | HI | LO | HI |
| 1   | 1   | LO | LO | Z  |

HI = high-side FET active, LO = low-side FET active

Z = high impedance, both FETs off

HS = 0, LSN = 1, RESETn = 1, ENABLE = 1

#### Table 3: Control combination logic table – Logic Inputs and Serial Register

| ĺ | Terminal | Register | Internal |   | Terminal | F |
|---|----------|----------|----------|---|----------|---|
|   | HS       | HSR      | HI       |   | LSn      |   |
| ĺ | 0        | 0        | 0        |   | 0        |   |
|   | 0        | 1        | 1        | [ | 0        |   |
|   | 1        | 0        | 1        |   | 1        |   |
|   | 1        | 1        | 1        |   | 1        |   |

| Terminal | Register | Internal<br>LO |  |  |
|----------|----------|----------------|--|--|
| LSn      | LSR      |                |  |  |
| 0        | 0        | 1              |  |  |
| 0        | 1        | 1              |  |  |
| 1        | 0        | 0              |  |  |
| 1        | 1        | 1              |  |  |

Internal control signals (HI, LO) are derived by combining the logic states applied to the control input terminals (HS, LS) with the bit patterns held in the Control register (HSR, LSR).

Normally the input terminals or the Control register method is used for control with the other being held inactive (all termials or bits at logic 0).

| ENABLE | н | LO | GH | GL | S  | Comment         |
|--------|---|----|----|----|----|-----------------|
| 1      | 0 | 0  | L  | L  | Z  | Bridge disabled |
| 1      | 0 | 1  | L  | Н  | LO | Bridge sinking  |
| 1      | 1 | 0  | Н  | L  | HI | Bridge sourcing |
| 1      | 1 | 1  | L  | L  | Z  | Bridge disabled |
| 0      | Х | Х  | L  | L  | Z  | Bridge disabled |

X = don't care



## FUNCTIONAL DESCRIPTION

The A4927 is a half-bridge (H-bridge) MOSFET driver (predriver) requiring a single unregulated supply of 5.5 to 50 V. It includes an integrated linear regulator to supply the internal logic. All logic inputs are TTL compatible and can be driven by 3.3 or 5 V logic.

The two high-current gate drives are capable of driving a wide range of N-channel power MOSFETs, and are configured as a half-bridge driver with one high-side drive and one low-side drive. The A4927 provides all necessary circuits to ensure that the gate-source voltage of both high-side and low-side external FETs are above 10 V, at supply voltages down to 7 V. For extreme battery voltage drop conditions, correct functional operation is guaranteed at supply voltages down to 5.5 V, but with a reduced gate drive voltage.

Gate drives can be controlled directly through the logic input terminals or through an SPI-compatible serial interface. The sense of the logic inputs are arranged to allow the bridge to be driven by a single PWM input if required. The bridge can also be driven by direct logic inputs or by two PWM signals depending on the required complexity. The logic inputs are battery voltage compliant, meaning they can be shorted to ground or supply without damage, up to the maximum battery voltage of 50 V.

Bridge efficiency can be enhanced by using the synchronous rectification ability of the drives. When synchronous rectification is used, cross-conduction (shoot through) in the external bridge is avoided by an adjustable dead time. A hardwired logic lockout ensures that the high-side and the low-side cannot be permanently active at the same time.

A low-power sleep mode allows the A4927, the power bridge, and the load to remain connected to a vehicle battery supply without the need for an additional supply switch.

The A4927 includes a number of diagnostic features to provide indication and/or protection against undervoltage, overtemperature, and power bridge faults. A single diagnostic output provides basic fault indication and detailed diagnostic information is available through the serial interface. The serial interface also provides access to programmable dead time, fault blanking time and programmable VDS threshold for short detection.

The A4927 includes a low-side current sense amplifier with programmable gain and offset. The amplifier is specifically designed for current sensing in the presence of high voltage and current transients.

## Input and Output Terminal Functions

**VBB:** Main power supply for internal regulators and charge pump. The main power supply should be connected to VBB through a reverse voltage protection circuit and should be decoupled with ceramic capacitors connected close to the supply and ground terminals.

**VBRG:** Sense input to the top of the external MOSFET bridge. Allows accurate measurement of the voltage at the drain of the high-side MOSFET in the bridge.

**CP1, CP2:** Pump capacitor connection for charge pump. Connect a minimum 220 nF, typically 470 nF, ceramic capacitor between CP1 and CP2.

**VREG:** programmable regulated voltage, 8 or 11 V, used to supply the low-side gate drivers and to provide current for the above supply charge pump. A sufficiently large storage capacitor must be connected to this terminal to provide the required transient charging current.

**GND:** Analog, digital, and power ground. Connect to supply ground–see Layout Recommendations.

**C:** High-side connection for the bootstrap capacitor and positive supply for the high-side gate driver.

**GH:** High-side, gate-drive output for an external N-channel MOSFET.

**S**: Source connection for high-side MOSFET providing the negative supply connections for the floating high-side driver.

**GL:** Low-side gate-drive output for an external N-channel MOS-FET.

**LSS:** Low-side return path for discharge of the capacitance on the low-side MOSFET gate, connected to the source of the low-side external MOSFET independently through a low-impedance track.

**HS:** Logic inputs with pull-down to control the high-side gate drive. Battery voltage compliant terminal.

**LSn:** Logic input with pull-up to control the low-side gate drive. This is an active-low input. Battery voltage compliant terminal.

**ENABLE:** Logic input to enable the gate drive outputs. Battery voltage compliant terminal.



**RESETn:** Clears latched faults that may have disabled the outputs when taken low for the reset pulse width,  $t_{RST}$ . Forces low-power shutdown (sleep) when held low for more than the RESET shutdown time,  $t_{RSD}$ . Battery voltage compliant terminal.

**SDI:** Serial data logic input with pull-down. 16-bit serial word input msb first.

**SDO:** Serial data output. High impedance when STRn is high. Outputs bit 15 of the diagnostic register, the fault flag, as soon as STRn goes low.

**SCK:** Serial clock logic input with pull-down. Data is latched in from SDI on the rising edge of SCK. There must be 16 rising edges per write and SCK must be held high when STRn changes.

**STRn:** Serial data strobe and serial access enable logic input with pull-up. When STRn is high, any activity on SCK or SDI is ignored and SDO is high impedance, allowing multiple SDI slaves to have common SDI, SCK, and SDO connections.

CSP, CSM: Current sense amplifier inputs.

**CSO:** Current sense amplifier output.

**OOS:** Monitor point for programmable analogue output offset voltage applied to current sense amplifiers.

**DIAG:** Diagnostic output. Provides general fault flag output.

## **Power Supplies**

A single power supply voltage is required. The main power supply,  $V_{BB}$ , should be connected to VBB through a reverse voltage protection circuit. A 100 nF ceramic decoupling capacitor must be connected close to the supply and ground terminals.

An internal regulator provides the supply to the internal logic. All logic is guaranteed to operate correctly to below the regulator undervoltage levels ensuring that the A4927 will continue to operate safely until all logic is reset when a power-on-reset state is present.

The A4927 will operate within specified parameters with  $V_{BB}$  from 7 to 50 V and will function correctly with a supply down to 5.5 V. This provides a rugged solution for use in the harsh automotive environment.

## **Pump Regulator**

The gate drivers are powered by a programmable voltage internal regulator which limits the supply to the drivers and therefore the maximum gate voltage. At low supply voltage, the regulated supply is maintained by a charge pump boost converter which requires a pump capacitor, typically 470 nF, connected between the CP1 and CP2 terminals.

The regulated voltage,  $V_{REG}$ , can be programmed to 8 or 11 V and is available on the VREG terminal. The voltage level is selected by the value of the VRG bit. When VRG = 1, the voltage is set to 11 V; when VRG = 0 the voltage is set to 8 V. A sufficiently large storage capacitor (see Application Information section) must be connected to this terminal to provide the transient charging current to the low-side drivers and the bootstrap capacitors.

## Gate Drives

The A4927 is designed to drive external, low on-resistance, power N-channel MOSFETs. It will supply the large transient currents necessary to quickly charge and discharge the external MOSFET gate capacitance in order to reduce dissipation in the external MOSFET during switching. The charge current for the low-side drive is provided by the capacitor on the VREG terminal. The charge current for the high-side drives is provided by the bootstrap capacitor connected between the C and S terminals. MOSFET gate charge and discharge rates may be controlled by setting a group of parameters via the serial interface or by using an external gate resistor between the gate drive output and the gate terminal of the MOSFET.

## **Bootstrap Supply**

When the high-side drivers are active, the reference voltage for the driver will rise to close to the bridge supply voltage. The supply to the driver will then have to be above the bridge supply voltage to ensure that the driver remains active. This temporary high-side supply is provided by a bootstrap capacitor connected between the bootstrap supply terminal, C, and the high-side reference terminal, S.

The bootstrap capacitor is independently charged to approximately  $V_{REG}$  when the associated reference S terminal is low. When the output swings high, the voltage on the bootstrap supply terminal rises with the output to provide the boosted gate voltage needed for the high-side N-channel power MOSFETs.

## **Bootstrap Charge Management**

The A4927 monitors the bootstrap capacitor charge voltage to ensure sufficient high-side drive. It also includes an optional bootstrap capacitor charge management system (bootstrap manager) to ensure that the bootstrap capacitor remains sufficiently charged under all conditions. The bootstrap manager is enabled by default but may be disabled by setting the DBM bit to 1. This



may be required in systems where the output MOSFET switching must only be allowed by the controlling processor.

Before a high-side drive can be turned on, the bootstrap capacitor voltage must be higher than the turn-on voltage threshold,  $V_{BCUV} + V_{BCUVHys}$ . If this is not the case, then the A4927 will attempt to charge the bootstrap capacitor by activating the low-side drive. Under normal circumstances this will charge the capacitor above the turn-on voltage in a few microseconds and the high-side drive will then be enabled. The bootstrap voltage monitor remains active while the high-side drive is active and if the voltage drops below the turn-off voltage threshold,  $V_{BCUV}$ , a charge cycle is also initiated.

The bootstrap charge management circuit may actively charge the bootstrap capacitor regularly when the PWM duty cycle is very high, particularly when the PWM off-time is too short to permit the bootstrap capacitor to become sufficiently charged.

In some systems, it may not be desirable to permit this feature. In this case the bootstrap manager may be disabled by setting the DBM bit to 1. If the bootstrap manager is disabled, then the user must ensure that the bootstrap capacitor does not become discharged below the bootstrap undervoltage threshold,  $V_{\rm BCUV}$ , or a bootstrap fault will be indicated and the outputs disabled. This can happen with very high PWM duty cycles when the charge time for the bootstrap capacitor is insufficient to ensure a sufficient recharge to match the MOSFET gate charge transfer during turn on.

If, for any reason, the bootstrap capacitor cannot be sufficiently charged a bootstrap fault will occur—see diagnostics section for further details.

## **Top-Off Charge Pump**

An additional "top-off" charge pump is provided, which will allow the high-side drive to maintain the gate voltage on the external MOSFET indefinitely, ensuring so-called 100% PWM if required. This is a low-current trickle charge pump and is only operated after a high side has been signaled to turn on. There is a small amount of bias current drawn from the C terminal to operate the floating high side circuit (<40  $\mu$ A) and the charge pump simply provides enough drive to ensure the bootstrap voltage, and hence the gate voltage, will not droop due to this bias current.

In some applications, a safety resistor is added between the gate and source of each MOSFET in the bridge. When a high-side MOSFET is held in the on state, the current through the associated high-side gate-source resistor ( $R_{GSH}$ ) is provided by the

high-side driver and therefore appears as a static resistive load on the top-off charge pump. The minimum value of  $R_{GSH}$  for which the top-off charge pump can provide current, without dropping below the bootstrap undervoltage threshold, is defined in the Electrical Characteristics table.

In all cases, the charge required for initial turn-on of the high-side gate is always supplied by the bootstrap capacitor. If the bootstrap capacitor becomes discharged, the top-off charge pump alone will not provide sufficient current to allow the MOSFET to turn on.

## **High-Side Gate Drive**

A high-side gate-drive output for an external N-channel MOS-FETs is provided on the GH terminal. GH = 1 (or "high") means that the upper-half of the driver is turned on and its drain will source current to the gate of the high-side MOSFET in the external load-driving bridge, turning it on. GH = 0 (or "low") means that the lower-half of the driver is turned on and its drain will sink current from the external MOSFET's gate circuit to the S terminal, turning it off.

The reference point for the high-side drive is the load connections, S. This terminal senses the voltage at the load connections. This terminal is also connected to the negative side of the bootstrap capacitor and is the negative supply reference connections for the floating high-side driver. The discharge current from the high-side MOSFET gate capacitance flows through these connections which should have low-impedance traces to the MOSFET bridge.

## Low-Side Gate Drive

The low-side gate-drive output on GL is referenced to the LSS terminal. This output is designed to drive an external N-channel power MOSFET. GL = 1 (or "high") means that the upper-half of the driver is turned on and its drain will source current to the gate of the low-side MOSFET in the external power bridge, turning it on. GL = 0 (or "low") means that the lower-half of the driver is turned on and its drain will sink current from the external MOS-FET's gate circuit to the LSS terminal, turning it off.

The LSS terminal provides the return path for discharge of the capacitance on the low-side MOSFET gate. This terminal is connected independently to the source of the low-side external MOSFETs through a low-impedance track.

An integrated slew control feature allows the MOSFET gate charge and discharge rates to be controlled via the serial interface as detailed in the Gate Drive Control section.



Either the internal slew control or an external resistor between the gate drive output and the gate connection to the MOSFET (as close as possible to the MOSFET) can be used to control the slew rate seen at the gate, thereby controlling the di/dt and dv/dt of the voltage at the S terminal.

## Gate Drive Passive Pull-Down

Each gate drive output includes a discharge circuit to ensure that any external MOSFET connected to the gate drive output is held off when the power is removed. This discharge circuit appears as 950 k $\Omega$  between the gate drive and the source connections for each MOSFET. It is only active when the A4927 is not driving the output to ensure that any charge accumulated on the MOSFET gate has a discharge path even when the power is not connected.

## **Dead Time**

To prevent cross-conduction (shoot through) of the power MOS-FET bridge, it is necessary to have a dead-time delay between a high- or low-side turn-off and the next turn-on event. The potential for cross-conduction occurs when the high-side and low-side pair of MOSFETs is switched at the same time, for example, at the PWM switchpoint. In the A4927, the dead time is set by the contents of the DT[5:0] bits in configuration register 0. These six bits contain a positive integer that determines the dead time by division from the system clock.

The dead time is defined as:

$$t_{DEAD} = n \times 50 \ ns$$

where n is a positive integer defined by DT[5:0] and

t<sub>DEAD</sub> has a minimum active value of 100 ns.

1

The accuracy of  $t_{DEAD}$  is determined by the accuracy of the system clock as defined in the electrical characteristics table. The range of it is 100 ns to 3.15 µs. A value of 1 or 2 in DT[5:0] will set the minimum active dead time of 100 ns.

If DT[5:0] is left at the default value of zero, the dead timer is disabled and no minimum dead time is generated by the A4927. The logic that prevents permanent cross-conduction is, however, still active. Adequate dead time must be generated externally by, for example, the microcontroller producing the drive signals applied to the A4927 logic inputs or Control register.

The internally generated dead time is only present if the on command for one MOSFET occurs within one dead time after the off command for the complimentary MOSFET. In the case where one side of the drive is permanently off the dead time will not occur. In this case the gate drive will turn on within the specified propagation delay after the input goes high. (see Figure 5).

## Gate Drive Control

MOSFET gate drives are controlled according to the values set in Config 6, 7, and 8 registers.



Figure 7a: Off-to-On Transition (Gate Drive)



Figure 7b: Off-to-On Transition (Switched)



Figure 7c: On-to-Off Transition (Gate Drive)







MOSFET off-to-on transitions are controlled as detailed in Figure 7a. When a gate drive is commanded to turn on a current, I<sub>1</sub> (as defined by IR1[3:0]), is sourced on the GH or GL terminal for a duration, t<sub>1</sub> (defined by TR[3:0]). These parameters should typically be set so as to quickly charge the MOSFET input capacitance to the start of the Miller region as drain-source voltage does not change during this period. Thereafter, the current sourced on GH or GL is set to a value of I<sub>2</sub> (as defined by IR2[3:0]) and remains at this value while the MOSFET transitions through the Miller region, and reaches the fully on state. For the high-side MOSFET, fully on is assumed when the drain-source voltage,  $V_{DS} = V_{BRG} - V_S$ ,  $< V_{DSTH}$ . For the low-side MOSFET, fully on is assumed when  $V_{DS} = V_S - V_{LSS}$ ,  $< V_{DSTL}$ .

 $I_2$  should be set to achieve the required input capacitance charge time. Once in the fully on state, the GH or GL output switches from current to voltage drive to hold the MOSFET in the on state.

If the values of IR1[3:0] and IR2[3:0] are set to 0, GH or GL produces maximum drive to turn on the MOSFET as quickly as possible without attempting to control the MOSFET input capacitance charge time (Figure 7b). The value of TR[3:0] has no effect on switching speed.

MOSFET on-to-off transitions are controlled as detailed in Figure 7c. When a gate drive is commanded to turn off, a current,  $I_1$ (as defined by IF1[3:0]), is sunk by the GH or GL terminal for a duration, t1 (defined by TF[3:0]). These parameters should typically be set so as to quickly discharge the MOSFET input capacitance to the start of the Miller region as drain-source voltage does not change during this period. Thereafter, the current sunk by GH or GL is set to a value of  $I_2$  (as defined by IF2[3:0]) and remains at this value while the MOSFET transitions through the Miller region and reaches the fully off state. For the high-side MOSFET, fully off is assumed when  $V_{DS}(\text{low side}) = V_S - V_{LSS}$ < V<sub>DSTH</sub>. For the low-side MOSFET, fully off is assumed when  $V_{DS}(high side) = V_{BRG} - V_S < V_{DSTH}$ . I<sub>2</sub> should be set to achieve the required MOSFET input capacitance discharge time. Once in the fully off condition, the GH or GL output switches from current to voltage drive to hold the MOSFET in the off state.

If the values of IF1[3:0] and IF2[3:0] are set to 0, GH or GL produces maximum drive to turn off the MOSFET as quickly as possible without attempting to control the MOSFET input capacitance discharge time (Figure 7d). The value of TF[3:0] has no effect on switching speed.

Dead time, DT[5:0] in the Config 0 register, must be set to a nonzero value for gate drive control to be operational. Otherwise, maximum drive will be produced on all switching transitions to minimize MOSFET switching times.

## **Logic Control Inputs**

Two logic level digital inputs provide direct control for the gate drives, one for each drive. These TTL threshold logic inputs can be driven from 3.3 or 5 V logic and all have a typical hysteresis of 500 mV to improve noise performance. Each input can be shorted to the VBB supply, up to the absolute maximum supply voltage, without damage to the input.

Input HS is active high and controls the high-side drive. LSn is active low and controls the low-side drive. The logical relationship between the inputs and the gate drive outputs is defined in Table 1.

The logic sense of the inputs (active high or active low) are arranged to permit the bridge to be controlled with 1 or 2 inputs. The control inputs can be driven together to control both highside and low-side drives with a single PWM input to provide synchronous rectification.

The gate drive outputs can also be controlled through the serial interface by setting the appropriate bit in the control register. In the control register all bits are active high. The logical relationship between the register bit setting and the gate drive outputs is defined in Table 2.

The logic inputs are combined, using logical OR, with the corresponding bits in the serial interface control register to determine the state of the gate drive. The logical relationship between the combination of logic input and register bit setting and the gate drive outputs is defined in Table 3. In most applications, either the logic inputs or the serial control will be used. When using only the logic inputs to control the bridge the serial register should be left in the reset condition with all control bits set to 0. When using only the serial interface to control the bridge, the inputs should be tied such that the active-low inputs are pulled high and the active-high inputs connected to GND—that is, HS tied to GND and LSn tied high. The internal pull-up and pulldown resistors on these inputs ensure that they go to the inactive state should they become disconnected from the control signal level.

Internal lockout logic ensures that the high-side output drive and low-side output drive cannot be active simultaneously. When the control inputs request active high-side and low-side at the same time, then both high-side and low side gate drives will be forced low.

## **Output Disable**

The ENABLE input is connected directly to the gate drive output command signal, bypassing all gate drive control logic. This can be used to provide a fast output disable (emergency cutoff).



## Sleep Mode

RESETn is an active-low input which allows the A4927 to enter sleep mode, in which the current consumption from the VBB supply and internal logic regulator is reduced to its minimum level. When RESETn is held low for longer than the reset shutdown time,  $t_{RSD}$ , the regulator and all internal circuitry is disabled and the A4927 enters sleep mode. In sleep mode, the latched faults and corresponding fault flags are cleared. When coming out of sleep mode, the protection logic ensures that the gate drive outputs are off until the charge pump reaches its correct operating condition. The charge pump will stabilize in approximately 2 ms under nominal conditions.

To allow the A4927 to start up without the need for an external logic input, the RESETn terminal can be pulled to VBB with an external pull-up resistor.

RESETn can also be used to clear any fault conditions without entering sleep mode by taking it low for the reset pulse width,  $t_{RST}$ . Any latched short detection fault, which disables the outputs, will be cleared, as will the serial fault register.

## **Current Sense Amplifier**

A programmable gain, differential sense amplifier is provided to allow the use of low-value sense resistors or current shunt as a low-side current sensing element. The input common mode range of the CSP and CSM inputs and programmable output offset allow below ground current sensing typically required for low-side current sense in PWM control of motors, or other inductive loads, during switching transients. The output of the sense amplifier is available at the CSO output and can be used in peak or average current control systems. The output can drive up to 4.8 V to permit maximum dynamic range with higher input voltage A-to-D converters.

The gain of the sense amplifier is defined by the contents of the SAG[2:0] variable as:

| SAG | Gain | 5 |
|-----|------|---|
| 0   | 10   |   |
| 1   | 15   |   |
| 2   | 20   |   |
| 3   | 25   |   |

| SAG | Gain |
|-----|------|
| 4   | 30   |
| 5   | 35   |
| 6   | 40   |
| 7   | 50   |

| The output offset, $V_{OOS}$ , of the sense amplifier is defined by the |
|-------------------------------------------------------------------------|
| contents of the SAO[3:0] variable as:                                   |

| SAO | V <sub>oos</sub> |
|-----|------------------|
| 0   | 0                |
| 1   | 0                |
| 2   | 100 mV           |
| 3   | 100 mV           |
| 4   | 200 mV           |
| 5   | 300 mV           |
| 6   | 400 mV           |
| 7   | 500 mV           |

| SAO | V <sub>oos</sub> |
|-----|------------------|
| 8   | 750 mV           |
| 9   | 1 V              |
| 10  | 1.25 V           |
| 11  | 1.5 V            |
| 12  | 1.75 V           |
| 13  | 2 V              |
| 14  | 2.25 V           |
| 15  | 2.5 V            |

## **Diagnostic Monitors**

Multiple diagnostic features provide three levels of fault monitoring. These include critical protection for the A4927, monitors for operational voltages and states, and detection of the power bridge and load fault conditions. All diagnostics, except for POR, serial transfer error and overtemperature, can be masked by setting the appropriate bit in the mask registers.

#### **Table 4: Diagnostic Functions**

| Name | Diagnostic                                                   | Level   |
|------|--------------------------------------------------------------|---------|
| POR  | Internal logic supply undervoltage causing<br>power-on reset | Chip    |
| SE   | Serial transmission error                                    | Chip    |
| ОТ   | Chip junction overtemperature                                | Chip    |
| TW   | High chip junction temperature warning                       | Monitor |
| VSO  | VBB supply overvoltage<br>(Load dump detection)              | Monitor |
| VRO  | VREG output overvoltage                                      | Monitor |
| VRU  | VREG output undervoltage                                     | Monitor |
| OC   | Overcurrent                                                  | Bridge  |
| VBS  | Bootstrap undervoltage                                       | Bridge  |
| HU   | High-side VGS undervoltage                                   | Bridge  |
| LU   | Low-side VGS undervoltage                                    | Bridge  |
| НО   | High-side VDS overvoltage                                    | Bridge  |
| LO   | Low-side VDS overvoltage                                     | Bridge  |

The fault status is available from the status and diagnostic registers accessed through the serial interface.



## **DIAG Output**

The DIAG terminal provides a single diagnostic signal that outputs a general logic-level active-low fault flag. DIAG remains low while any fault except SE or OC is present or if one of the latched faults has been detected and the outputs disabled. When the general fault flag is reset the DIAG output will be high.

## Status and Diagnostic Registers

The serial interface allows detailed diagnostic information to be read from the diagnostic registers on the SDO output terminal at any time.

A system status register provides a summary of all faults in a single read transaction. The status register is always output on SDO when any register is written.

The first bit (bit 15) of the status register contains a common fault flag, FF, which will be high if any of the fault bits in the status register have been set. This allows fault condition to be detected using the serial interface by simply taking STRn low. As soon as STRn goes low the first bit in the status register can be read on SDO to determine if a fault has been detected at any time since the last fault register reset. In all cases the fault bits in the diagnostic registers are latched and only cleared after a fault register reset.

FF provides an indication that a fault has occurred since the last fault reset and one or more fault bits have been set.

Note that FF (bit 15) does not provide the same function as the general fault flag output on the DIAG terminal. The fault flag output on the DIAG terminal provides an indication that either a fault is present or the outputs have been disabled due to a latched fault state. FF provides an indication that a fault has occurred since the last fault reset and one or more fault bits have been set.

## **Chip-Level Protection**

Chip-wide parameters critical for correct operation of the A4927 are monitored. These include maximum chip temperature, minimum internal logic supply voltage and the serial interface transmission. These three monitors are necessary to ensure that the A4927 is able to respond as specified.

#### CHIP FAULT STATE: INTERNAL LOGIC UNDERVOLT-AGE (POR)

The A4927 has an independent internal logic regulator to supply the internal logic. This is to ensure that external events, other than loss of supply, do not prevent the A4927 from operating correctly. The internal logic supply regulator will continue to operate with a low supply voltage, for example, if the main supply voltage drops to a very low value during a severe cold crank event. In extreme low supply circumstances, or during power-up or power-down, an undervoltage detector ensures that the A4927 operates correctly. The logic supply undervoltage lockout cannot be masked as it is essential to guarantee correct operation over the full supply range.

When power is first applied to the A4927, the internal logic is prevented from operating, and all gate drive outputs held in the off state until the internal regulator voltage,  $V_{DL}$ , exceeds the logic supply undervoltage lockout rising (turn-on) threshold,  $V_{DLON}$ . At this point, all serial control registers will be reset to their power-on state and all fault states will be reset. The FF bit and the POR bit in the status register will be set to one to indicate that a power-on-reset has taken place. The A4927 then goes into its fully operational state and begins operating as specified.

Once the A4927 is operational, the internal logic supply continues to be monitored. If, during the operational state,  $V_{DL}$  drops below logic supply undervoltage lockout falling (turn-off) threshold,  $V_{DLOFF}$ , then the logical function of the A4927 cannot be guaranteed and the outputs will be immediately disabled. The A4927 will enter a power-down state and all internal activity, other than the logic regulator voltage monitor will be suspended. If the logic supply undervoltage is a transient event, then the A4927 will follow the power-up sequence above as the voltage rises.

## CHIP FAULT STATE: OVERTEMPERATURE (OT)

If the chip temperature rises above the overtemperature threshold,  $T_{JF}$ , the overtemperature bit, OT, will be set in the status register. If ESF = 1 when an overtemperature is detected, all gate drive outputs will be disabled automatically. If ESF = 0, then no circuitry will be disabled and action must be taken by the user to limit the power dissipation in some way so as to prevent overtemperature damage to the chip and unpredictable device operation. When the temperature drops below  $T_{JF}$  by more than the hysteresis value,  $T_{JFHys}$ , the fault state is cleared, and when ESF = 1, the outputs are re-enabled. The overtemperature bit remains in the status register until reset.

## CHIP FAULT STATE: SERIAL ERROR (SE)

If there are more than 16 rising edges on SCK or if STRn goes high and there are fewer than 16 rising edges on SCK or the parity is not odd, then the write will be cancelled without writing data to the registers and the SE bit will be set to indicate a data transfer error. If the transfer is a write, then the status register will not be reset. If the transfer is a diagnostic register read, then the addressed register will not be reset.



## **Operational Monitors**

Parameters related to the safe operation of the A4927 in a system are monitored. These include parameters associated with external active and passive components, power supplies, and interaction with external controllers.

Voltages relating to driving the external power MOSFETs are monitored, specifically  $V_{REG}$ , the bootstrap capacitor voltage, and the  $V_{GS}$  of each gate drive output. The main supply voltage,  $V_{BB}$ , is only monitored for overvoltage events. It is not monitored for minimum voltage since the critical minimum voltage is generated by the VREG charge pump regulator provided by the A4927.

#### MONITOR: VREG VOLTAGE (VR: VRO, VRU)

The internal charge-pump regulator supplies the low-side gate driver and the bootstrap charge current. It is critical to ensure that the regulated voltage,  $V_{REG}$ , at the VREG terminal is sufficiently high before enabling any of the outputs.

If  $V_{REG}$  goes below the VREG undervoltage threshold,  $V_{ROFF}$ , the VREG undervoltage bit, VRU, will be set in the diagnostic register. All gate drive outputs will go low, the motor drive will be disabled, and the motor will coast. When  $V_{REG}$  rises above the rising threshold,  $V_{RUON}$ , the gate drive outputs are re-enabled and the fault state is cleared. The VRU bit remains in the diagnostic register until cleared.

The VREG undervoltage monitor circuit is active during power up and all gate drives will be low until  $V_{REG}$  is greater than approximately 8 V(with VRG = 1). Note that this is sufficient to turn on standard threshold external power MOSFETs at a battery voltage as low as 5.5 V, but the on-resistance of the MOSFET may be higher than its specified maximum.

The VREG undervoltage monitor can be disabled by setting the VRU bit in the mask register. Although not recommended, this can allow the A4927 to operate below its minimum specified supply voltage level with a severely impaired gate drive. The specified electrical parameters will not be valid in this condition.

The output of the VREG regulator is also monitored to detect any overvoltage applied to the VREG terminal. If  $V_{REG}$  goes above the VREG overvoltage threshold,  $V_{ROV}$ , the VREG overvoltage bit, VRO, will be set in the diagnostic register. No action will be taken as the gate drive outputs are protected from overvoltage by independent Zener clamps. When  $V_{REG}$  falls below  $V_{ROV}$  by more than the hysteresis voltage,  $V_{ROVHys}$ , the fault state is cleared but VRO bit remains in the diagnostic register until cleared.

### MONITOR: TEMPERATURE WARNING (TW)

If the chip temperature rises above the temperature warning threshold,  $T_{JW}$ , the hot warning bit, TW, will be set in the status register. No action will be taken by the A4927. When the temperature drops below  $T_{JW}$  by more than the hysteresis value,  $T_{JWHys}$ , the fault state is cleared and the TW bit remains in the status register until reset.

#### MONITOR: VBB SUPPLY OVERVOLTAGE (VSO)

If  $V_{BB}$  rises above the VBB overvoltage warning threshold,  $V_{BBOV}$ , then the VSO bit will be set in the Diagnostic 2 register and the VS bit will be set in the Status register. The general fault flag will be set but all gate drive outputs will continue to function. When  $V_{BB}$  drops below the falling VBB overvoltage warning threshold,  $V_{BBOV} - V_{BBOVHys}$ , the general fault flag will be cleared but the VSO and VS bits will remain set. The fault state will only be reset by a low pulse on the RESETn input, by a serial read of the diagnostic or status register or by a power-on reset.

## Power Bridge and Load Faults

#### **BRIDGE: OVERCURRENT DETECT (OC)**

The output from the sense amplifier can be compared to an overcurrent threshold voltage,  $V_{OCT}$ , to provide indication of overcurrent events.  $V_{OCT}$ , is generated by a 4-bit DAC with a resolution of 300 mV and defined by the contents of the OC[3:0] variable and the contents of the SAO[3:0] variable.  $V_{OCT}$  is approximately defined as:

$$V_{OCT} = [(n + 1) \times 300 \text{ mV}]$$

where n is a positive integer defined by OCT[3:0]

Any offset programmed on SAO[3:0] is applied to both the current sense amplifier output,  $V_{CSO}$ , and the Overcurrent threshold,  $V_{OCT}$ , and has no effect on the overcurrent threshold,  $I_{OCT}$ . The relationship between the threshold voltage and the threshold current is approximately defined as:

$$I_{OCT} = V_{OCT} / (R_S \times A_V)$$

where  $V_{OCT}$  is the overcurrent threshold voltage programmed by OCT[3:0],  $R_S$  is the sense resistor value in  $\Omega$  and  $A_V$  is the sense amp gain defined by SAG[2:0].

The output from the overcurrent comparator is filtered by an overcurrent qualifier circuit. This circuit uses a timer to verify that the output from the comparator is indicating a valid overcurrent event. The qualifier can operate in one of two ways, debounce or blanking, selected by the OCQ bit.



In the default debounce mode, a timer is started each time the comparator output indicates an overcurrent. This timer is reset when the comparator changes back to indicate normal operation. If the debounce timer reaches the end of the timeout period, set by  $t_{OCQ}$ , then the overcurrent event is considered valid and the overcurrent bit, OC, will be set in the Diag 2 register.

In the optional blanking mode, a timer is started when a lowside gate drive is turned on. The output from the comparator is ignored (blanked) for the duration of the timeout period, set by  $t_{OCQ}$ . If a comparator output indicates an overcurrent event when the blanking timer is not active then the overcurrent event is considered valid and the overcurrent bit, OC, will be set in the Diag 2 register.

When a valid overcurrent is detected, no action is taken and only the OC bit is set. The fault state will be reset by a low pulse on the RESETn input, by a serial read of the diagnostic or status register or by a power-on reset.

# BRIDGE: BOOTSTRAP CAPACITOR UNDERVOLTAGE FAULT (VBS)

The A4927 monitors the bootstrap capacitor charge voltage to ensure sufficient high-side drive. It also includes an optional bootstrap capacitor charge management system (bootstrap manager) to ensure that the bootstrap capacitor remains sufficiently charged under all conditions. The bootstrap manager is enabled by default but may be disabled by setting the DBM bit to 1. This may be required in systems where the output MOSFET switching must only be allowed by the controlling processor.

If the bootstrap manager is disabled, then the user must ensure that the bootstrap capacitor does not become discharged below the bootstrap undervoltage threshold,  $V_{BCUV}$ , or a bootstrap fault will be indicated and the outputs disabled. This can happen with very high PWM duty cycles when the charge time for the bootstrap capacitor is insufficient to ensure a sufficient recharge to match the MOSFET gate charge transfer during turn on.

When the bootstrap manager is active, the bootstrap capacitor voltage must be higher than the turn-on voltage limit before a high-side drive can be turned on. If this is not the case, then the A4927 will attempt to charge the bootstrap capacitor by activating the low-side drive. Under normal circumstances, this will charge the capacitor above the turn-on voltage in a few microseconds and the high-side drive will then be enabled. The bootstrap voltage monitor remains active while the high-side drive is active, and if the voltage drops below the turn-off voltage, a charge cycle is also initiated.

If there is a fault that prevents the bootstrap capacitor charging during the managed recharge cycle, then the charge cycle will timeout after typically 200  $\mu$ s and the bootstrap undervoltage fault is considered to be valid. If the bootstrap manager is disabled and a bootstrap undervoltage is detected when a highside MOSFET is active or being switched on, then the bootstrap undervoltage is immediately valid.

The action taken when a valid bootstrap undervoltage fault is detected and the fault reset conditions depend on the state of the ESF bit.

If ESF = 0, the fault state will be latched, the bootstrap undervoltage fault bit in the status register,  $V_{\text{BS}}$ , will be set, and the high-side MOSFET will be disabled. The fault state, but not the bootstrap undervoltage fault bit, will be reset by a low pulse on the RESETn input or the next time the MOSFET is commanded to switch on. If the MOSFET is being driven with a PWM signal, then this will usually mean that the MOSFET will be turned on again each PWM cycle. If this is the case, and the fault condition remains, then a valid fault will again be detected after the timeout period and the sequence will repeat. The fault state will be reset by a low pulse on the RESETn input, by a serial read of the diagnostic or status register or by a power-on reset.

If ESF = 1, the fault will be latched, the associated bootstrap undervoltage fault bit will be set, and all MOSFETs will be disabled. The fault state will be reset by a low pulse on the RESETn input, by a serial read of the diagnostic or status register or by a power-on reset.

The bootstrap undervoltage monitor can be disabled by setting the VBS bit in the mask register. Although not recommended, this can allow the A4927 to operate below its minimum specified supply voltage level with a severely impaired gate drive. The specified electrical parameters may not be valid in this condition.

#### BRIDGE: MOSFET VDS OVERVOLTAGE FAULT (DSO: HO, LO)

Faults on the external MOSFETs are determined by monitoring the drain-source voltage of the MOSFET and comparing it to a drain-source overvoltage threshold,  $V_{DST}$ .  $V_{DST}$  is generated by an internal DAC and is defined by the values in the VT[5:0] variable. This variable provides the input to a 6-bit DAC with a least significant bit value of typically 50 mV. The output of the DAC produces the threshold voltage approximately defined as:

#### $V_{DST} = n \times 50 \ mV$

where n is a positive integer defined by VT[5:0]



The drain-source voltage for the low-side MOSFET is measured between the S terminal and the LSS terminal. Using the LSS terminal rather than the ground connection avoids adding any low-side current sense voltage to the real low-side drain-source voltage and avoids false VDS fault detection.

The drain-source voltage for the high-side MOSFET is measured between the S terminal and the VBRG terminal. Using the VBRG terminal rather than VBB avoids adding any reverse diode voltage or high-side current sense voltage to the real high-side drainsource voltage and avoids false VDS fault detection.

The VBRG terminal is an independent low-current sense input to the top of the MOSFET bridge. It should be connected independently and directly to the common connection point for the drain of the power bridge MOSFET at the positive supply connection point in the bridge. The input current to the VBRG terminal is proportional to the drain-source threshold voltage, V<sub>DST</sub>, and is approximately:

$$I_{VBRG} = 72 \times V_{DST} + 52$$

where  $I_{VBRG}$  is the current into the VBRG terminal in  $\mu A$  and  $V_{DST}$  is the drain-source threshold voltage described above.

Note that the VBRG terminal can withstand a negative voltage up to -5 V. This allows the terminal to remain connected directly to the top of the power bridge during reverse battery conditions where the body diodes of the power MOSFETs are used to clamp the negative voltage.

The output from each VDS overvoltage comparator is filtered by a VDS fault qualifier circuit. This circuit uses a timer to verify that the output from the comparator is indicating a valid VDS fault. The duration of the VDS fault qualifying timer,  $t_{VDQ}$ , is determined by the contents of the TVD[5:0] variable.  $t_{VDQ}$  is approximately defined as:

$$t_{VDQ} = n \times 100 \text{ ns}$$

where n is a positive integer defined by TVD[5:0].

The qualifier can operate in one of two ways: debounce mode or blanking mode, selected by the VDQ bit.

In the default debounce mode, a timer is started each time the comparator output indicates a VDS fault detection when the corresponding MOSFET is active. This timer is reset when the comparator changes back to indicate normal operation. If the debounce timer reaches the end of the timeout period set by  $t_{VDQ}$ , then the VDS fault is considered valid and the corresponding VDS fault bit, LO or HO, will be set in the diagnostic register.

In the optional blanking mode, a timer is started when a gate drive is turned on. The output from the VDS overvoltage comparator for the MOSFET being switched on is ignored (blanked) for the duration of the timeout period, set by  $t_{VDQ}$ . If the comparator output indicates an overvoltage event when the MOSFET is switched on and the blanking timer is not active then the VDS fault is considered valid and the corresponding VDS fault bit, LO or HO will be set in the diagnostic register.

If a valid VDS fault is detected, the fault will be latched and the associated MOSFET will be disabled. This state will remain until reset depending on the value set in the ESF bit.

If ESF = 1, the fault state will only be reset by a low pulse on the RESETn input, by a serial read of the diagnostic register, or by a power-on reset.

If ESF = 0, the fault state, but not the VDS fault bit, will be reset the next time the MOSFET is commanded to switch on. If the MOSFET is being driven with a PWM signal, then this will usually mean that the MOSFET will be turned on again each PWM cycle. If this is the case, and the fault conditions remains, then a valid fault will again be detected after the timeout period and the sequence will repeat. The fault state will be reset by a low pulse on the RESETn input, by a serial read of the diagnostic register, or by a power-on reset.

If ESF = 0, care must be taken to avoid damage to the MOSFET where the VDS fault is detected. Although the MOSFET will be switched off as soon as the fault is detected at the end of the fault validation timeout, it is possible that it could still be damaged by excessive power dissipation and heating. To limit any damage to the external MOSFETs or the load, the MOSFET should be fully disabled by logic inputs from the external controller.

#### BRIDGE: VGS UNDERVOLTAGE (GSU: HU, LU)

To ensure that the gate drive output is operating correctly, each gate drive output voltage is independently monitored, when active, to ensure the drive voltage,  $V_{GS}$ , is sufficient to fully enhance the power MOSFET in the external bridge.

If  $V_{GS}$ , on any active gate drive output, goes below the gate drive undervoltage warning,  $V_{GSUV}$ , the general fault flag will be active and the corresponding gate drive undervoltage bit, HU or LU, will be set in the diagnostic register. No other action will be taken. When  $V_{GS}$  rises above  $V_{GSUV}$  by more than the hysteresis voltage,  $V_{GSUVHys}$ , the general fault flags go inactive. The fault bits remain in the diagnostic register until cleared.



#### MOSFET FAULT STATE: SHORT TO SUPPLY

A short from the load connections to the battery or VBB connection is detected by monitoring the voltage across the low-side MOSFET using the S terminal and the LSS terminal. This drain-source voltage is then compared to the low-side Drain-Source Threshold Voltage,  $V_{DSTL}$ . If the blanking timer is active, the output from the VDS overvoltage comparator will be ignored for  $t_{VDQ}$ . While the low-side VDS fault is detected, the VDS fault bit, LO, will be set in the diagnostic register and the low-side MOSFET will be disabled. When ESF is set to 1, both MOSFETs will be disabled.

#### **MOSFET FAULT STATE: SHORT TO GROUND**

A short from the load connection to ground is detected by monitoring the voltage across the low-side MOSFET using the S terminal and the voltage at VBRG. This drain-source voltage is then compared to the high-side Drain-Source Threshold Voltage,  $V_{DSTH}$ . If the blanking timer is active, the output from the VDS overvoltage comparator will be ignored for  $t_{VDQ}$ . While the low-side VDS fault is detected, the VDS fault bit, HO, will be set in the diagnostic register and the high-side MOSFET will be disabled. When ESF is set to 1, both MOSFETs will be disabled.

### **Fault Action**

The action taken when one of the diagnostic functions indicates a fault is listed in Table 5.

When a fault is detected, a corresponding fault state is considered to exist. In some cases, the fault state only exists during the time the fault is detected. In other cases, when the fault is only detected for a short time, the fault state is latched (stored) until reset. The faults that are latched are indicated in Table 5. Latched fault states are always reset when RESETn is taken low, a poweron-reset state is present or when the associated fault bit is read through the serial interface. Any fault bits that have been set in the status or diagnostic register are only reset when a poweron-reset state is present or when the associated fault bit is read through the serial interface. RESETn low will not reset the fault bits in the status or diagnostic registers.

The fault conditions power-on-reset and VREG undervoltage are considered critical to the safe operation of the A4927 and the system. If these faults are detected, then the gate drive outputs are automatically driven low and both MOSFETs in the bridge held in the off state. This state will remain until the fault is removed.

For the logic terminal overvoltage and overtemperature fault conditions, the action taken depends on the status of the ESF bit. If a fault is detected on any of these two diagnostics and ESF = 1, then all the gate drive outputs will be driven low and all MOS-FETs in the bridge held in the off state. This state will remain

until the fault is removed. If ESF = 0, then the gate drive outputs will not be affected.

If a VDS fault or bootstrap undervoltage fault is detected, then the action taken will also depend on the status of the ESF bit, but these faults are handled as a special case. If a fault is detected on any of these two diagnostics and ESF = 1, then both gate drive outputs will be driven low and both MOSFETs in the bridge will be held in the off state. When ESF = 1, this fault state will be latched and remain until reset. If a VDS fault or bootstrap undervoltage fault is detected and ESF = 0, then only the gate drive output to the MOSFET where the fault was detected will be driven low and the MOSFET will be held in the off state. When ESF = 0, the VDS fault or bootstrap undervoltage fault is detected be the driven low and the MOSFET will be held in the off state. When ESF = 0, the VDS fault or bootstrap undervoltage fault state will be latched but will be reset the next time the MOSFET is commanded to switch on. For all other faults, the gate drive outputs will remain enabled.

## Fault Masks

Individual diagnostics—except power-on reset, serial transmission error, and overtemperature—can be disabled by setting the corresponding bit in the mask register. Power-on-reset cannot be disabled because the diagnostics and the output control depend on the logic regulator to operate correctly. If a bit is set to one in the mask register, then the corresponding diagnostic will be completely disabled. No fault states for the disabled diagnostic will be generated and no fault flags or diagnostic bits will be set. See Mask Register definition for bit allocation. Care must be taken when diagnostics are disabled to avoid potentially damaging conditions.

#### Table 5: Fault Actions

| Fault                     | Disable | Disable Outputs |         |  |  |  |  |  |
|---------------------------|---------|-----------------|---------|--|--|--|--|--|
| Description               | ESF = 0 | ESF = 1         | Latched |  |  |  |  |  |
| No Fault                  | No      | No              | -       |  |  |  |  |  |
| Power-on-Reset            | Yes [1] | Yes [1]         | No      |  |  |  |  |  |
| VREG undervoltage         | Yes [1] | Yes [1]         | No      |  |  |  |  |  |
| VREG overvoltage          | No      | No              | No      |  |  |  |  |  |
| VBB overvoltage           | No      | No              | No      |  |  |  |  |  |
| Overtemperature           | No      | Yes [1]         | No      |  |  |  |  |  |
| Temperature warning       | No      | No              | No      |  |  |  |  |  |
| Serial transmission error | No      | No              | No      |  |  |  |  |  |
| Bootstrap undervoltage    | Yes [2] | Yes [1]         | Yes     |  |  |  |  |  |
| Overcurrent               | No      | No              | No      |  |  |  |  |  |
| VDS overvoltage           | Yes [2] | Yes [1]         | Yes     |  |  |  |  |  |
| VGS undervoltage          | No      | No              | No      |  |  |  |  |  |

<sup>1</sup> Both gate drives low, both MOSFETs off.

<sup>2</sup> Gate drive to the affected MOSFET low, only the affected MOSFET off.



|             | 15 | 14 | 13 | 12 | 11   | 10   | 9    | 8    | 7    | 6    | 5    | 4    | 3    | 2    | 1    | 0 |
|-------------|----|----|----|----|------|------|------|------|------|------|------|------|------|------|------|---|
| L           |    |    |    |    |      |      |      | -    |      |      | -    |      |      |      |      |   |
|             |    |    |    |    |      |      |      |      |      | DT5  | DT4  | DT3  | DT2  | DT1  | DT0  | _ |
| 0: Config 0 | 0  | 0  | 0  | 0  | WR   | 0    | 0    | 0    | 0    | 1    | 0    | 0    | 0    | 0    | 0    | Р |
|             |    |    |    |    |      | OCT3 | OCT2 | OCT1 | OCT0 | VT5  | VT4  | VT3  | VT2  | VT1  | VT0  |   |
| 1: Config 1 | 0  | 0  | 0  | 1  | WR   | 1    | 0    | 0    | 1    | 0    | 1    | 1    | 0    | 0    | 0    | P |
| 0.0         |    | _  | 4  |    |      |      | VDQ  |      |      |      |      |      |      |      |      |   |
| 2: Config 2 | 0  | 0  | 1  | 0  | WR   | 0    | 0    | 0    | 0    | 0    | 0    | 0    | 0    | 0    | 0    | P |
| 0. 0 E . 0  | 0  |    | 4  |    |      |      |      |      |      | TVD5 | TVD4 | TVD3 | TVD2 | TVD1 | TVD0 |   |
| 3: Config 3 | 0  | 0  | 1  | 1  | WR   | 0    | 0    | 0    | 0    | 0    | 1    | 0    | 0    | 0    | 0    | P |
| 4.0         | 0  |    | 0  |    |      |      |      |      | VRG  |      |      |      |      |      |      |   |
| 4: Config 4 | 0  | 1  | 0  | 0  | WR   | 0    | 0    | 0    | 1    | 0    | 0    | 0    | 0    | 0    | 0    | P |
| 5. O        |    |    | 0  |    |      |      |      | SAO3 | SAO2 | SAO1 | SAO0 |      | SAG2 | SAG1 | SAG0 |   |
| 5: Config 5 | 0  | 1  | 0  | 1  | WR   | 0    | 0    | 1    | 1    | 1    | 1    | 0    | 1    | 0    | 1    | P |
|             |    |    |    |    |      |      |      | TR3  | TR2  | TR1  | TR0  | TF3  | TF2  | TF1  | TF0  |   |
| 6: Config 6 | 0  | 1  | 1  | 0  | 0 WR | 0    | 0    | 0    | 0    | 0    | 1    | 0    | 0    | 0    | 1    | Р |
| 7. 0        | 0  |    | 4  |    |      |      |      | IR13 | IR12 | IR11 | IR10 | IF13 | IF12 | IF11 | IF10 | P |
| 7: Config 7 | 0  | 1  | 1  | 1  | WR   | 0    | 0    | 0    | 0    | 0    | 0    | 0    | 0    | 0    | 0    | P |
| 9: Config 9 | 1  | 0  | 0  |    |      |      |      | IR23 | IR22 | IR21 | IR20 | IF23 | IF22 | IF21 | IF20 | Р |
| 8: Config 8 | I  | 0  | 0  | 0  | WR   | 0    | 0    | 0    | 0    | 0    | 0    | 0    | 0    | 0    | 0    | P |
|             | 4  |    | 4  |    |      |      |      | VBS  | TW   |      |      |      |      | HU   | LU   |   |
| 10: Mask 0  | 1  | 0  | 1  | 0  | WR   | 0    | 0    | 0    | 0    | 0    | 0    | 0    | 0    | 0    | 0    | P |
| 11. Mask 1  | 1  | 0  | 4  | 4  | WR   | VRO  | VRU  | VSO  |      |      |      |      |      | НО   | LO   | Р |
| 11: Mask 1  |    | 0  | 1  | 1  | WK   | 0    | 0    | 0    | 0    | 0    | 0    | 0    | 0    | 0    | 0    | P |
| 12: Diag 0  | 4  | 4  | 0  | 0  | 0    |      |      |      |      |      |      |      |      | HU   | LU   |   |
| 12: Diag 0  | 1  | 1  | 0  | 0  | 0    | 0    | 0    | 0    | 0    | 0    | 0    | 0    | 0    | 0    | 0    | P |
| 13: Diag 1  | 1  | 1  | 0  | 1  |      | VRO  | VRU  |      |      |      |      |      |      | НО   | LO   | Р |
| is: Diag 1  | ſ  |    | U  |    | 0    | 0    | 0    | 0    | 0    | 0    | 0    | 0    | 0    | 0    | 0    |   |
|             |    |    |    |    |      | VSO  |      |      |      | VBS  |      |      |      | OC   |      |   |
| 14: Diag 2  | 1  | 1  | 1  | 0  | 0    | 0    | 0    | 0    | 0    | 0    | 0    | 0    | 0    | 0    | 0    | P |

### SERIAL INTERFACE

\*Power-on reset value shown below each input register bit.



| Table 0.0eral Register Demitton (continued) |    |     |    |    |     |    |    |     |     |    |   |    |     |                                       |     |   |
|---------------------------------------------|----|-----|----|----|-----|----|----|-----|-----|----|---|----|-----|---------------------------------------|-----|---|
|                                             | 15 | 14  | 13 | 12 | 11  | 10 | 9  | 8   | 7   | 6  | 5 | 4  | 3   | 2                                     | 1   | 0 |
|                                             |    |     |    |    |     |    |    |     |     |    |   |    |     |                                       |     |   |
| 15: Control                                 | 1  | 1   | 1  | 1  | WR  |    |    | DBM | ESF |    |   |    |     | HSR                                   | LSR |   |
|                                             | '  |     | I  |    | VIX | 0  | 0  | 0   | 1   | 0  | 0 | 0  | 0   | 0                                     | 0   |   |
|                                             |    |     |    |    |     |    |    |     |     |    |   |    |     |                                       |     |   |
| Status                                      | FF | POR | SE |    | ОТ  | TW | VS |     |     | VR |   | OC | VBS | GSU                                   | DSO | р |
| Status                                      | 1  | 1   | 0  | 0  | 0   | 0  | 0  | 0   | 0   | 0  | 0 | 0  | 0   | 0                                     | 0   |   |
| +5                                          |    |     |    |    |     |    |    |     |     | ·  |   |    |     | · · · · · · · · · · · · · · · · · · · |     |   |

#### **Table 6:Serial Register Definition (continued)**

\*Power-on reset value shown below each input register bit.

A three-wire synchronous serial interface, compatible with SPI, is used to control the features of the A4927. The SDO terminal can be used, during a serial transfer, to provide diagnostic feedback and readback of the register contents.

The A4927 can be operated without the serial interface using the default settings and the logic control inputs; however, application specific configurations are only possible by setting the appropriate register bits through the serial interface. In addition to setting the configuration bits, the serial interface can also be used to control the bridge MOSFETs directly.

The serial interface timing requirements are specified in the Electrical Characteristics table, and illustrated in Figure 4. Data is received on the SDI terminal and clocked through a shift register on the rising edge of the clock signal input on the SCK terminal. STRn is normally held high, and is only brought low to initiate a serial transfer. No data is clocked through the shift register when STRn is high, allowing multiple slave units to use common SDI and SCK connections. Each slave then requires an independent STRn connection. The SDO output assumes a high-impedance state when STRn is high, allowing a common data readback connection.

When 16 data bits have been clocked into the shift register, STRn must be taken high to latch the data into the selected register. When this occurs, the internal control circuits act on the new data and the registers are reset depending on the type of transfer.

If there are more than 16 rising edges on SCK or if STRn goes high and there are fewer than 16 rising edges on SCK—either being described as a framing error—the write will be cancelled without latching data to the register. The Status register will not be reset.

The first four bits, D[15:12], in a serial word, are the register address bits giving the possibility of 16 register addresses. The

fifth bit, WR (D[11]), is the write/read bit. When WR is 1, the following 10 bits, D[10:1], clocked in from the SDI terminal, are written to the addressed register. When WR is 0, then no data is written to the serial registers and the contents of the addressed register are clocked out on the SDO terminal.

The last bit in any serial transfer, D[0], is a parity bit (P) that is set to ensure odd parity in the complete 16-bit word. Odd parity means that the total number of 1s in any transfer should always be an odd number. This ensures that there is always at least one bit set to 1 and one bit set to 0 and allows detection of stuck-at faults on the serial input and output data connections. The parity bit is not stored but generated on each transfer.

In addition to the addressable registers, a read-only status register is output on SDO for all register addresses when WR is set to 1. For all serial transfers, the five bits output on SDO will always be the first five bits from the status register. Register data is output on the SDO terminal msb first while STRn is low and changes to the next bit on each falling edge of SCK. The first bit, which is always the FF bit from the status register, is output as soon as STRn goes low.

Registers 12, 13, and 14 contain diagnostic fault indicators and are read only. If the WR bit for these registers is set to 1, then the data input through SDI is ignored and the contents of the status register is clocked out on the SDO terminal then reset as for a normal write. No other action is taken. If the WR bit for these registers is set to 0, then the data input through SDI is ignored and the contents of the addressed register is clocked out on the SDO terminal and the addressed register is reset.

If a framing or parity error is detected, the SE bit is set in the Status register to indicate a data transfer error. This fault condition can be cleared by a subsequent valid serial write or by a power-on-reset.



## **Configuration Registers**

Nine registers are used to configure the operating parameters of the A4927.

Config 0: Bridge timing settings:

• DT[5:0], a 6-bit integer to set the dead time, t<sub>DEAD</sub>, in 50 ns increments.

**Config 1:** Bridge monitor setting:

- OCT[3:0], a 4-bit integer to set the overcurrent threshold voltage, V<sub>OCT</sub>, in 300 mV increments.
- VT[5:0], a 6-bit integer to set the drain-source threshold voltage, V<sub>DST</sub>, in 50 mV increments.

#### Config 2: Bridge monitor setting:

- OCQ, selects the overcurrent qualifier mode, blank or debounce.
- VDQ, selects the VDS qualifier mode, blank or debounce.

#### Config 3: Bridge monitor setting:

• TVD[5:0], a 6-bit integer to set the VDS fault verification time,  $t_{VDO}$ , in 100 ns increments.

#### Config 4: Regulator configuration:

• VRG, selects the regulator and gate drive voltage.

#### Config 5: Sense amplifier setting:

- SAO[3:0], a 4-bit integer to set the sense amplifier offset up between 0 and 2.5 V.
- SAG[2:0], a 3-bit integer to set the sense amplifier gain between 10 and 50 V/V.

#### Config 6: Gate drive time setting:

- TR[3:0], a 4-bit integer to set the high-side and low-side I<sub>1</sub> time in 50 ns increments.
- TF[3:0], a 4-bit integer to set the high-side and low-side I<sub>1</sub> time in 50 ns increments.

#### Config 7: Gate drive current setting:

- IR1[3:0], a 4-bit integer to set the MOSFET turn-on I<sub>1</sub> Current in 4.5 mA increments.
- IF1[3:0], a 4-bit integer to set the MOSFET turn-off  $I_1$  Current in 5.3 mA increments.

Config 8: Gate drive current setting:

- IR2[3:0], a 4-bit integer to set the MOSFET turn-on  $I_2$  Current in 4.5 mA increments.
- IF2[3:0], a 4-bit integer to set the MOSFET turn-off I<sub>2</sub> Current in 5.3 mA increments.

## **Diagnostic Registers**

In addition to the read-only status register, five registers provide detailed diagnostic management and reporting. Two mask register allow individual diagnostics to be disabled and three read-only diagnostic registers provide fault bits for individual diagnostic tests and monitors. If a bit is set to one in the mask register, then the corresponding diagnostic will be completely disabled. No fault states for the disabled diagnostic will be generated and no fault flags or diagnostic bits will be set. These bits in the diagnostic registers are reset on completion of a successful read of the register.

#### Mask 0:

Individual bits to disable bootstrap (VBS), temperature warning (TW), and the VGS undervoltage diagnostic monitors (HU and LU).

#### Mask 1:

Individual bits to disable the voltage regulator (VRO, VRU and VSO) and the VDS overvoltage diagnostic monitors (HO and LO).

#### Diagnostic 0 (read only):

Individual bits indicating faults detected in VGS diagnostic monitors (HU and LU).

#### Diagnostic 1 (read only):

Individual bits indicating faults detected in voltage regulator (VRO and VRU) and VDS overvoltage diagnostic monitors (HO and LO).

#### Diagnostic 2 (read only):

Individual bits indicating faults detected in the VBB supply voltage and overcurrent (VBS and OC).

## **Control Register**

The Control register contains one control bit for each MOSFET and some system function settings:

- DBM, disabled bootstrap management function.
- ESF, defines the action taken when a short is detected. See diagnostics section for details of fault actions.
- HSR and LSR, MOSFET Control bits.



## **Status Register**

There is one status register in addition to the 16 addressable registers. When any register transfer takes place, the first five bits output on SDO are always the most significant five bits of the status register regardless of whether the addressed register is being read or written. (see serial timing diagram).

The content of the remaining eleven bits will depend on the state of the WR bit input on SDI. When WR is 1, the addressed register will be written and the remaining eleven bits output on SDO will be the least significant ten bits of the status register followed by a parity bit. When WR is 0, the addressed register will be read and the remaining eleven bits will be the contents of the addressed register followed by a parity bit.

The read-only status register provides a summary of the chip status by indicating if any diagnostic monitors have detected a fault. The most significant three bits of the status register (FF, POR, and SE) indicate critical system faults. Bits OT and TW provide indicators for specific individual monitors and the remaining bits are derived from the contents of the three diagnostic registers. The contents and mapping to the diagnostic registers are listed in Table 7.

| Status<br>Register<br>Bit | Diagnostic          | Related Diagnostic<br>Register Bits |
|---------------------------|---------------------|-------------------------------------|
| FF                        | Status Flag         | None                                |
| POR                       | Power-on-reset      | None                                |
| SE                        | Serial Error        | None                                |
| ОТ                        | Overtemperature     | None                                |
| TW                        | Temperature warning | None                                |
| VS                        | VBB Monitor         | VSO                                 |
| VR                        | VREG monitor        | VRU, VRO                            |
| OC                        | Overcurrent         | OC                                  |
| VBS                       | Bootstrap UV        | VBS                                 |
| GSU                       | VGS UV              | HU, LU                              |
| DSO                       | VDS OV              | HO, LO                              |

#### Table 7: Status Register Mapping

UV = Undervoltage, OV = Overvoltage

The read-only status register provides a summary of the chip status by indicating if any diagnostic monitors have detected a fault. The most significant three bits of the status register (FF, POR, and SE) indicate critical system faults. Bits OT and TW provide indicators for specific individual monitors and the remaining bits are derived from the contents of the three diagnostic registers. The contents and mapping to the diagnostic registers is listed in Table 7.

The first most significant bit in the register is the diagnostic status flag, FF. This is high if any bits in the status register are set. When STRn goes low to start a serial write, the SDO outputs the diagnostic status flag. This allows the main controller to poll the A4927 through the serial interface to determine if a fault has been detected. If no faults have been detected, then the serial transfer may be terminated without generating a serial read fault by ensuring that SCK remains high while STRn is low. When STRn goes high, the transfer will be terminated and SDO will go into its high-impedance state.

The second most significant bit is the POR bit. At power-up or after a power-on-reset, the FF bit and the POR bit are set, indicating to the external controller that a power-on-reset has taken place. All other diagnostic bits are reset and all other registers are returned to their default state. Note that a power-on-reset only occurs when the output of the internal logic regulator rises above its undervoltage threshold. Power-on-reset is not affected by the state of the VBB supply or the VREG regulator output. In general, the VR and VRU bits will also be set following a power-on-reset as the regulators will not have reached their respective rising undervoltage thresholds until after the register reset is completed.

The third bit in the status register is the SE bit, which indicates that the previous serial transfer was not completed successfully.

Bits OT and TW are the fault bits for the two temperature monitors. If one or more of these faults are no longer present, then the corresponding fault bits will be reset following a successful read of the status register. Resetting only affects latched fault bits for faults that are no longer present. For any static faults that are still present, for example overtemperature, the fault flag will remain set after the reset.

The remaining bits, VS, VR, OC, VBS, GSU, and DSO are all derived from the contents of the diagnostic registers. These bits are only cleared when the corresponding contents of the diagnostic are read and reset, they cannot be reset by reading the status register. A fault indicated on any of the related diagnostic register bits will set the corresponding status bit to 1. The related diagnostic register must then be read to determine the exact fault and clear the fault state if the fault condition has cleared.



## SERIAL REGISTER REFERENCE

|             | 15 | 14 | 13 | 12 | 11 | 10   | 9    | 8    | 7    | 6    | 5    | 4    | 3    | 2    | 1    | 0 |
|-------------|----|----|----|----|----|------|------|------|------|------|------|------|------|------|------|---|
|             |    |    |    |    |    |      |      |      |      |      |      |      |      |      |      |   |
| 0: Config 0 | 0  | 0  | 0  | 0  | WR |      |      |      |      | DT5  | DT4  | DT3  | DT2  | DT1  | DT0  | Р |
| 0. Coning 0 | 0  | 0  | 0  | 0  | WK | 0    | 0    | 0    | 0    | 1    | 0    | 0    | 0    | 0    | 0    | F |
|             |    |    |    |    |    |      |      |      |      |      |      |      |      |      |      |   |
| 1: Config 1 | 0  | 0  | 0  | 1  | WR | OCT3 | OCT2 | OCT1 | OCT0 | VT5  | VT4  | VT3  | VT2  | VT1  | VT0  | Р |
| r. coning r | 0  |    |    |    |    | 1    | 0    | 0    | 1    | 0    | 1    | 1    | 0    | 0    | 0    | F |
|             |    |    |    |    |    |      |      |      |      |      |      |      |      |      |      |   |
| 0.0         | 0  |    | 1  |    |    | OCQ  | VDQ  |      |      |      |      |      |      |      |      | Р |
| 2: Config 2 | 0  | 0  | 1  | 0  | WR | 0    | 0    | 0    | 0    | 0    | 0    | 0    | 0    | 0    | 0    |   |
|             |    |    |    |    |    |      |      |      |      |      |      |      |      |      |      |   |
|             |    |    |    | 1  |    |      |      |      |      | TVD5 | TVD4 | TVD3 | TVD2 | TVD1 | TVD0 | _ |
| 3: Config 3 | 0  | 0  | 1  |    | WR | 0    | 0    | 0    | 0    | 0    | 1    | 0    | 0    | 0    | 0    | Р |
|             |    |    |    |    |    |      |      |      |      |      |      |      |      |      |      |   |
|             |    |    |    |    |    |      |      |      | VRG  |      |      |      |      |      |      | _ |
| 4: Config 4 | 0  | 1  | 0  | 0  | WR | 0    | 0    | 0    | 1    | 0    | 0    | 0    | 0    | 0    | 0    | Р |
|             |    |    |    |    |    |      |      |      |      |      |      |      |      |      |      |   |

#### Config 0

DT[5:0] Dead time.

 $t_{\rm DEAD} = n \times 50 \text{ ns}$ 

where n is a positive integer defined by DT[5:0],

e.g. for the power-on-reset condition  $DT[5:0] = [10\ 0000]$  then  $t_{DEAD} = 1.6\ \mu s$ . The range of  $t_{DEAD}$  is 100 ns to 3.15  $\mu s$ . Selecting a value of 1 or 2 will set the dead time to 100 ns. A value of zero disables the dead time.

#### Config 1

OCT[3:0] Overcurrent threshold.

 $V_{\rm OCT} = (n+1) \times 300 \text{ mV}$ 

where n is a positive integer defined by OCT[3:0] e.g. for the power-on-reset condition OCT[3:0] = [1001] then  $V_{OCT} = 3$  V. The range of  $V_{OCT}$  is 0.3 to 4.8 V.

#### VT[5:0] VDS overvoltage threshold.

 $V_{\rm DST} = n \times 50 \ {\rm mV}$ 

where n is a positive integer defined by VT[5:0], e.g. for the power-on-reset condition  $VT[5:0] = [01\ 1000]$  then  $V_{DST} = 1.2$  V. The range of  $V_{DST}$  is 0 to 3.15 V.

#### Config 2

OCQ Overcurrent time qualifier mode.

| OCQ | Qualifier | Default |
|-----|-----------|---------|
| 0   | Debounce  | D       |
| 1   | Blank     |         |

VDQ VDS Fault qualifier mode.

| VDQ | VDS Fault Qualifier | Default |
|-----|---------------------|---------|
| 0   | Debounce            | D       |
| 1   | Blank               |         |

#### Config 3

TVD[5:0] VDS verification time.

 $t_{\rm VDQ} = n \times 100 \text{ ns}$ 

where n is a positive integer defined by TVD[5:0], e.g. for the power-on-reset condition. TVD[5:0] = [01 0000] then  $t_{VDQ} = 1.6 \ \mu s$ . The range of  $t_{VDQ}$  is 0 to 6.3  $\mu s$ .

#### Config 4

VRG V<sub>REG</sub> Voltage Level.

| VRG | VREG Voltage | Default |
|-----|--------------|---------|
| 0   | 8 V          |         |
| 1   | 11 V         | D       |



|            | 15 | 14 | 13 | 12 | 11   | 10 | 9 | 8    | 7    | 6    | 5    | 4 | 3    | 2    | 1    | 0 |
|------------|----|----|----|----|------|----|---|------|------|------|------|---|------|------|------|---|
|            |    |    |    |    |      |    |   |      |      |      |      |   |      |      |      |   |
| E:Config E | 0  | 1  | 0  | 1  | WR   |    |   | SAO3 | SAO2 | SAO1 | SAO0 |   | SAG2 | SAG1 | SAG0 | Р |
| 5:Config 5 |    |    | 0  |    | VVIC | 0  | 0 | 1    | 1    | 1    | 1    | 0 | 1    | 0    | 1    |   |

#### Config 2

SAO[3:0] Sense Amp Offset.

Where SAO is a positive integer defined by SAO[3:0].

| SAO | Offset | Default |
|-----|--------|---------|
| 0   | 0 mV   |         |
| 1   | 0 mV   |         |
| 2   | 100 mV |         |
| 3   | 100 mV |         |
| 4   | 200 mV |         |
| 5   | 300 mV |         |
| 6   | 400 mV |         |
| 7   | 500 mV |         |
| 8   | 750 mV |         |
| 9   | 1.0 V  |         |
| 10  | 1.25 V |         |
| 11  | 1.5 V  |         |
| 12  | 1.75 V |         |
| 13  | 2.0 V  |         |
| 14  | 2.25 V |         |
| 15  | 2.5 V  | D       |

SAG[2:0] Sense Amp Offset.

Where SAG is a positive integer defined by SAG[2:0].

| SAG | Gain | Default |
|-----|------|---------|
| 0   | 10   |         |
| 1   | 15   |         |
| 2   | 20   |         |
| 3   | 25   |         |
| 4   | 30   |         |
| 5   | 35   | D       |
| 6   | 40   |         |
| 7   | 50   |         |



|             | 15 | 14 | 13 | 12 | 11 | 10 | 9    | 8    | 7    | 6    | 5    | 4    | 3    | 2    | 1    | 0 |
|-------------|----|----|----|----|----|----|------|------|------|------|------|------|------|------|------|---|
|             |    |    |    |    |    |    |      |      |      |      |      |      |      |      |      |   |
| 6: Config 6 | 0  | 1  | 1  | 0  | WR |    |      | TR3  | TR2  | TR1  | TR0  | TF3  | TF2  | TF1  | TF0  | Р |
| 6. Coning 6 | 0  | 1  | I  | 0  |    | 0  | 0    | 0    | 0    | 0    | 1    | 0    | 0    | 0    | 1    | F |
|             |    |    |    |    | 1  |    |      |      |      |      |      |      |      | 1    |      |   |
| 7: Config 7 | 0  | 1  | 1  | 1  | WR |    |      | IR13 | IR12 | IR11 | IR10 | IF13 | IF12 | IF11 | IF10 | Р |
| 7. Coning 7 | 0  | 1  | I  | I  |    | 0  | 0    | 0    | 0    | 0    | 0    | 0    | 0    | 0    | 0    |   |
|             |    |    |    |    | 1  |    |      | 1    |      | 1    | 1    | r    |      | 1    | 1    |   |
| Q. Config 9 | 4  | 0  |    |    |    |    | IR23 | IR22 | IR21 | IR20 | IF23 | IF22 | IF21 | IF20 | Р    |   |
| 8: Config 8 | I  | 0  | 0  | 0  | WR | 0  | 0    | 0    | 0    | 0    | 0    | 0    | 0    | 0    | 0    |   |

#### Config 6

TR[3:0] MOSFET turn-on  $t_1$  time.

 $t_1 = (n+1) \times 50$  ns

where n is a positive integer defined by TR[3:0], e.g. if TR[3:0] = [0001] then  $t_1 = 100$  ns. The range of  $t_1$  is 50 to 800 ns.

TF[3:0] MOSFET turn-off  $t_1$  time.

 $t_1 = (n+1) \times 50$  ns

where n is a positive integer defined by TF[3:0], e.g. for the power-on-reset condition TF[3:0] = [0001] then t<sub>1</sub> = 100 ns. The range of t<sub>1</sub> is 50 to 800 ns.

#### Config 7

IR1[3:0] MOSFET turn-on I<sub>1</sub> Current.

 $I_1 = n \times -4.5 \text{ mA}$ 

where n is a positive integer defined by IR1[3:0], e.g. if IR1[3:0] = [1000] then  $I_1 = -36 \text{ mA}$ The range of I1 is -4.5 mA to -67.5 mA. Selecting a value of 0 will set maximum gate drive to turn on the MOSFET as quickly as possible.

IF1[3:0] MOSFET turn-off  $I_1$  Current.

 $I_1 = n \times 5.3 \text{ mA}$ 

where n is a positive integer defined by IF1[3:0], e.g. if IF1[3:0] = [1000] then I<sub>1</sub> = 42.4 mA. The range of I<sub>1</sub> is 5.3 to 79.5 mA. Selecting a value of 0 will set maximum gate drive to turn on the MOSFET as quickly as possible.

#### Config 8

IR2[3:0] MOSFET turn-on I<sub>2</sub> Current.

 $I_2 = n \times -4.5 \text{ mA}$ 

where n is a positive integer defined by IR2[3:0], e.g. if IR2[3:0] = [1000] then  $I_2 = -36$  mA. The range of  $I_2$  is -4.5 to -67.5 mA. Selecting a value of 0 will set maximum gate drive to turn on the MOSFET as quickly as possible.

IF2[3:0] MOSFET turn-off I<sub>2</sub> Current.

 $I_2 = n \times 5.3 \text{ mA}$ 

where n is a positive integer defined by IF2[3:0], e.g. if IF2[3:0] = [1000] then  $I_2 = 42.4$  mA. The range of  $I_2$  is 5.3 to 79.5 mA. Selecting a value of 0 will set maximum gate drive to turn on the MOSFET as quickly as possible.



|            | 15 | 14 | 13 | 12  | 11   | 10  | 9   | 8   | 7  | 6 | 5 | 4 | 3 | 2  | 1  | 0 |
|------------|----|----|----|-----|------|-----|-----|-----|----|---|---|---|---|----|----|---|
|            |    |    |    |     |      |     |     |     |    |   |   |   |   |    |    |   |
| 10: Mask 0 | 1  | 0  | 1  | 0   | WR   |     |     | VBS | TW |   |   |   |   | HU | LU | Б |
| TU: Wask U | 1  | 0  |    | 0   | WR   | 0   | 0   | 0   | 0  | 0 | 0 | 0 | 0 | 0  | 0  | P |
|            |    |    |    |     |      |     |     |     |    |   |   |   |   |    |    |   |
| 11: Mask 1 | 1  | 0  | 1  | 1   |      | VRO | VRU | VSO |    |   |   |   |   | НО | LO | Б |
| TT. Wask T |    | 0  | 1  | 1 1 | 1 WR | 0   | 0   | 0   | 0  | 0 | 0 | 0 | 0 | 0  | 0  |   |

#### Mask 0

- VBS Bootstrap Undervoltage
- TW Temperature Warning
- HU High-Side VGS Undervoltage
- LU Low-Side VGS Undervoltage

| ххх | Fault Mask                | Default |
|-----|---------------------------|---------|
| 0   | Fault detection permitted | D       |
| 1   | Fault detection disabled  |         |

#### Mask 1

VRO VREG Overvoltage

VRU VREG Undervoltage

VSO VBB Overvoltage

- HO High-Side VDS Overvoltage
- LO Low-Side VDS Overvoltage



### SERIAL REGISTER REFERENCE (continued)

|            | 15 | 14  | 13 | 12 | 11 | 10  | 9   | 8 | 7 | 6   | 5 | 4  | 3   | 2   | 1   | 0 |
|------------|----|-----|----|----|----|-----|-----|---|---|-----|---|----|-----|-----|-----|---|
| 12: Diag 0 | 1  | 1   | 0  | 0  | 0  |     |     |   |   |     |   |    |     | HU  | LU  | Р |
| 12. Diag 0 | I  | I   |    | 0  | 0  | 0   | 0   | 0 | 0 | 0   | 0 | 0  | 0   | 0   | 0   |   |
| 42. Dian 4 |    | 4   |    |    |    | VRO | VRU |   |   |     |   |    |     | НО  | LO  | Р |
| 13: Diag 1 | 1  | I   | 0  |    | 0  | 0   | 0   | 0 | 0 | 0   | 0 | 0  | 0   | 0   | 0   | Р |
| 14: Diag 2 | 1  | 1   | 4  | 0  | 0  | VSO |     |   |   | VBS |   |    |     | OC  |     | Р |
| 14: Diag 2 | 1  | I   |    | 0  | 0  | 0   | 0   | 0 | 0 | 0   | 0 | 0  | 0   | 0   | 0   |   |
| Status     | FF | POR | SE |    | ОТ | TW  | VS  |   |   | VR  |   | OC | VBS | GSU | DSO | Р |
| Status     | 1  | 1   | 0  | 0  | 0  | 0   | 0   | 0 | 0 | 0   | 0 | 0  | 0   | 0   | 0   |   |

#### Diag 0 (read only)

- HU High-Side VGS Undervoltage
- LU Low-Side VGS Undervoltage

#### Diag 1 (read only)

- VRO VREG Overvoltage
- VRU VREG Undervoltage
- HO High-Side VDS Overvoltage
- LO Low-Side VDS Overvoltage

#### Diag 2 (read only)

- VSO VBB Overvoltage
- VBS Bootstrap Undervoltage
- OC Overcurrent on sense amp

| ххх | Status            |  |  |  |  |
|-----|-------------------|--|--|--|--|
| 0   | No fault detected |  |  |  |  |
| 1   | Fault detected    |  |  |  |  |

#### Status (read only)

- FF Diagnostic Register Flag
- POR Power-On-Reset
- SE Serial Error
- OT Overtemperature
- TW High Temperature Warning
- VS VBB Fault
- VR VREG Out of Range
- OC Overcurrent
- VBS Bootstrap Undervoltage
- GSU VGS Undervoltage
- DSO VDS Overvoltage

| ххх | Status            |  |  |  |  |
|-----|-------------------|--|--|--|--|
| 0   | No fault detected |  |  |  |  |
| 1   | Fault detected    |  |  |  |  |

#### **Status Register Bit Mapping**

| Related Diagnostic<br>Register Bits |
|-------------------------------------|
| None                                |
| VSO                                 |
| VRU, VRO                            |
| OC                                  |
| VBS                                 |
| HU, LU                              |
| HO, LO                              |
|                                     |

U = Undervoltage, O = Overvoltage



|             | 15 | 14 | 13 | 12 | 11   | 10 | 9 | 8   | 7   | 6 | 5 | 4 | 3 | 2   | 1   | 0 |
|-------------|----|----|----|----|------|----|---|-----|-----|---|---|---|---|-----|-----|---|
|             |    |    |    |    |      |    |   |     |     |   |   |   |   |     |     |   |
| 15: Control | 1  | 1  | 1  | 1  | WR   |    |   | DBM | ESF |   |   |   |   | HSR | LSR | Б |
| 15. Control | I  | I  | 1  | 1  | VVIC | 0  | 0 | 0   | 1   | 0 | 0 | 0 | 0 | 0   | 0   | F |

#### Control

#### DBM

| DBM | Bootstrap manager | Default |
|-----|-------------------|---------|
| 0   | Active            | D       |
| 1   | Disabled          |         |

ESF

| F | Enable Stop on Fail. |
|---|----------------------|
|   |                      |

| ESF | Recirculation                  | Default |
|-----|--------------------------------|---------|
| 0   | No stop on fail. Report fault. |         |
| 1   | Stop on fail. Report fault.    | D       |

HSR High-side gate drive

LSR Low-side gate drive

See Table 2 and Table 3 for control logic operation.



## **APPLICATION INFORMATION**

## **Dead-Time Selection**

The choice of power MOSFET and external series gate resistance determines the selection of the dead time. The dead time,  $t_{DEAD}$ , should be made long enough to ensure that one MOSFET has stopped conducting before the complementary MOSFET starts conducting. This should also account for the tolerance and variation of the MOSFET gate capacitance, the series gate resistance and the on-resistance of the driver in the A4927.





Figure 8 shows the typical switching characteristics of a pair of complementary MOSFETs. Ideally, one MOSFET should start to turn on just after the other has completely turned off. The point at which a MOSFET starts to conduct is the threshold voltage  $V_{t0}$ . The dead time should be long enough to ensure that the gate-source voltage of the MOSFET that is switching off is just below  $V_{t0}$  before the gate-source voltage of the MOSFET that is switching on rises to  $V_{t0}$ . This will be the minimum theoretical dead time, but in practice the dead time will have to be longer than this to accommodate variations in MOSFET and driver parameters for process variations and overtemperature.

## **Bootstrap Capacitor Selection**

The A4927 requires a bootstrap capacitor C. To simplify this description of the bootstrap capacitor selection criteria, generic naming is used here. So, for example,  $C_{BOOT}$ ,  $Q_{BOOT}$ , and  $V_{BOOT}$  refer to the bootstrap capacitor, and  $Q_{GATE}$  refers to any of the two associated MOSFETs.  $C_{BOOT}$  must be correctly selected to ensure proper operation of the device—too large and time will be wasted charging the capacitor, resulting in a limit on the maximum duty cycle and PWM frequency; too small and there can be a large voltage drop at the time the charge is transferred from  $C_{BOOT}$  to the MOSFET gate.

To keep the voltage drop due to charge sharing small, the charge

in the bootstrap capacitor,  $Q_{BOOT}$ , should be much larger than  $Q_{GATE}$ , the charge required by the gate:

$$Q_{\rm BOOT} \gg Q_{\rm GATE}$$

A factor of 20 is a reasonable value, so

$$Q_{\text{BOOT}} = C_{\text{BOOT}} \times V_{\text{BOOT}} = Q_{\text{GATE}} \times 20$$

or

$$C_{\rm BOOT} = \frac{Q_{\rm GATE} \times 20}{V_{\rm BOOT}}$$

where  $V_{\text{BOOT}}$  is the voltage across the bootstrap capacitor.

The voltage drop,  $\Delta V$ , across the bootstrap capacitor as the MOS-FET is being turned on, can be approximated by:

$$\Delta V = \frac{Q_{\text{GATE}}}{C_{\text{BOOT}}}$$

so for a factor of 20,  $\Delta V$  will be 5% of  $V_{BOOT}$ .

The maximum voltage across the bootstrap capacitor under normal operating conditions is  $V_{REG}$  (max). However in some circumstances the voltage may transiently reach a maximum of 18 V, which is the clamp voltage of the Zener diode between the C terminal and the S terminal. In most applications with a good ceramic capacitor, the working voltage can be limited to 16 V.

## **Bootstrap Charging**

It is good practice to ensure the high-side bootstrap capacitor is completely charged before a high-side PWM cycle is requested. The time required to charge the capacitor,  $t_{CHARGE}$ , in  $\mu$ s, is approximated by:

$$t_{\text{CHARGE}} = \frac{C_{\text{BOOT}} \times \Delta V}{100}$$

where  $C_{BOOT}$  is the value of the bootstrap capacitor in nF and  $\Delta V$  is the required voltage of the bootstrap capacitor. At power up and when the drivers have been disabled for a long time, the bootstrap capacitor can be completely discharged. In this case,  $\Delta V$  can be considered to be the full high-side drive voltage, 12 V. Otherwise,  $\Delta V$  is the amount of voltage dropped during the charge transfer, which should be 400 mV or less. The capacitor is charged whenever the S terminal is pulled low and current flows from the capacitor connected to the VREG terminal through the internal bootstrap diode circuit to C<sub>BOOT</sub>.



## **VREG Capacitor Selection**

The internal reference,  $V_{REG}$ , supplies current for the low-side gate-drive circuits and the charging current for the bootstrap capacitors. When a low-side MOSFET is turned on, the gate-drive circuit will provide the high transient current to the gate that is necessary to turn the MOSFET on quickly. This current, which can be several hundred milliamperes, cannot be provided directly by the limited output of the VREG regulator but must be supplied by an external capacitor,  $C_{REG}$ , connected between the VREG terminal and GND

The turn-on current for the high-side MOSFET is similar in value but is mainly supplied by the bootstrap capacitor. However, the bootstrap capacitor must then be recharged from C<sub>REG</sub> through the VREG terminal. Unfortunately, the bootstrap recharge can occur a very short time after the low-side turn on occurs. This means that the value of C<sub>REG</sub> between VREG and GND should be high enough to minimize the transient voltage drop on VREG for the combination of a low-side MOSFET turn on and a bootstrap capacitor recharge. For block commutation control (trapezoidal drive), where only one high side and one low side are switching during each PWM period, a minimum value of 20 × C<sub>BOOT</sub> is reasonable. For sinusoidal control schemes, a minimum value of  $40 \times C_{BOOT}$  is recommended. As the maximum working voltage of C<sub>REG</sub> will never exceed V<sub>REG</sub>, the part's voltage rating can be as low as 15 V. However, it is recommended that a capacitor rated to at least twice the maximum working voltage should be used to reduce any impact operating voltage may have on capacitance value. For best performance, CREG should be ceramic rather than electrolytic. C<sub>REG</sub> should be mounted as close to the VREG terminal as possible.

## **Current Sense Amplifier Configuration**

Amplifier gain,  $A_V$ , and output offset zero point voltage,  $V_{OOS}$ , may be set to a range of values by the SAG[2:0] and SAO[3:0] variables respectively as defined in the Current Sense Amplifiers section above. It is important that both values are selected to ensure the absolute voltage at the CSO output,  $V_{CSO}$ , remains within the amplifier's dynamic range,  $V_{CSOUT}$ , and the dynamic range of any downstream signal processing circuitry. Allowance must be made for both positive and negative current flows within the sense resistor.

With reference to Figure 1, the relationship between phase current  $I_{PH}$ , sense resistor value,  $R_S$ , and differential amplifier input

voltage, V<sub>ID</sub> is given by:

$$V_{ID} = V_{CSP} - V_{CSM} = I_{PH} \times R_S$$

The current sense amplifier's output voltage on CSxO with respect to the programmed value of output offset on OOS is:

$$\mathbf{V}_{\mathrm{CSD}} = (\mathbf{V}_{\mathrm{CSP}} - \mathbf{V}_{\mathrm{CSM}}) \times \mathbf{A}_{\mathrm{V}}$$

The absolute voltage on CSxO with respect to ground is therefore:

$$\mathbf{V}_{CSO} = [(\mathbf{V}_{CSP} - \mathbf{V}_{CSM}) \times \mathbf{A}_{V}] + \mathbf{V}_{OOS}$$

If, for example, the following parameter values are assumed:

- $R_s = 1 m\Omega$
- $I_{PH} = -20A \text{ to } +40A$
- $A_V = 20 (SAG[2:0] = 0b010)$
- $V_{OOS} = 1 V (SAO[3:0] = 0b1001)$

 $V_{ID}$  ranges between -20~mV and +40~mV and  $V_{CSO}$  between 0.6 V and 1.8 V.  $V_{CSO}$  remains within the amplifier dynamic range,  $V_{CSOUT}$ , of 0.3 V to 4.8 V. However, if  $A_V$  is increased to 50,  $V_{CSO}$  attempts to drive to 0 V and 3.0 V, the amplifier dynamic range limits are not complied with, and the amplifier output saturates at its negative limit. This situation could be remedied by reducing  $A_V$  to 30 (0.4 V  $< V_{CSO} < 2.2$  V) or increasing  $V_{OOS}$  to 1.5 V (0.5 V  $< V_{CSO} < 3.5$  V).

## **Current Sense Amplifier Output Signals**

As defined in Figure 1, the current sense amplifier output signals on the CSO pins are internally referenced to the voltage on the OOS pin. Consequently, the signal voltages on CSO should be measured differentially with respect to OOS ( $V_{CSD}$ ). Alternatively, the voltages on both CSO ( $V_{CSO}$ ) and OOS ( $V_{OOS}$ ) may be measured consecutively with respect to ground and the values subtracted to give the required output signal voltages as  $V_{CSD} = V_{CSO} - V_{OOS}$ .

The Input Offset Voltage,  $V_{\rm IOS}$ , and the associated drift,  $\Delta V_{\rm IOS}$ , multiplied by the selected amplifier gain,  $A_V$ , represent the offset and offset drift limits that apply to  $V_{CS}D$ . The Output Offset Error,  $E_{\rm VO}$ , and Output Offset Drift,  $V_{\rm OOSD}$ , limits apply directly to  $V_{\rm OOS}$ .  $E_{\rm VO}$  and  $V_{\rm OOSD}$  do not affect current sense output accuracy.



## **INPUT/OUTPUT STRUCTURES**





## LAYOUT RECOMMENDATIONS

Careful consideration must be given to PCB layout when designing high-frequency, fast-switching, high-current circuits:

- The exposed thermal pad should be connected to the GND terminal.
- Minimize stray inductance by using short, wide copper tracks at the drain and source terminals of all power MOSFETs. This includes load lead connections, the input power bus. This will minimize voltages induced by fast switching of large load currents.
- Consider the addition of small (100 nF) ceramic decoupling capacitor across the source and drain of the power MOSFETs to limit fast transient voltage spikes caused by track inductance.
- Keep the gate discharge return connections S and LSS as short as possible. Any inductance on these tracks will cause negative transitions on the corresponding A4927 terminals, which may exceed the absolute maximum ratings. If this is likely, consider the use of clamping diodes to limit the negative excursion on these terminals with respect to the GND terminal.
- Supply decoupling, typically a 100 nF ceramic capacitor, should be connected between VBB and GND as close to the A4927 terminals as possible.
- · Supply decoupling should be connected between VREG and

GND as close to the A4927 terminals as possible.

- Check the peak voltage excursion of the transients on the LSS terminals with reference to the GND terminal using a close-grounded ("tip & barrel") probe. If the voltage at any LSS terminal exceeds the absolute maximum in the datasheet, add additional clamping and/or capacitance between the LSS terminal and the GND terminal.
- Gate charge drive paths and gate discharge return paths may carry a large transient current pulse. Therefore, the traces from GH, GL, S, and LSS should be as short as possible to reduce the trace inductance.
- Provide an independent connection between the LSS terminal to the source of the low-side MOSFET in the power bridge. Connection of the LSS terminal directly to the GND terminal is not recommended as this may inject noise into sensitive functions such as the various voltage monitors.
- A low-cost diode can be placed in the connection to VBB to provide reverse battery protection. In reverse battery conditions, it is possible to use the body diodes of the power MOSFETs to clamp the reverse voltage to approximately 4 V. In this case, the additional diode in the VBB connection will prevent damage to the A4927 and the VBRG input will survive the reverse voltage.



Figure 10: Supply Routing Suggestions



# A4927

# Automotive Half-Bridge MOSFET Driver

## PACKAGE OUTLINE DRAWING







#### **Revision History**

| Number | Date              | Description                                                                              |  |  |  |
|--------|-------------------|------------------------------------------------------------------------------------------|--|--|--|
| -      | April 11, 2017    | Initial release                                                                          |  |  |  |
| 1      | April 24, 2017    | Added DIAG Output section and updated Status and Diagnostic Registers section (page 20). |  |  |  |
| 2      | February 11, 2019 | Minor editorial updates                                                                  |  |  |  |

Copyright ©2019, Allegro MicroSystems, LLC

Allegro MicroSystems, LLC reserves the right to make, from time to time, such departures from the detail specifications as may be required to permit improvements in the performance, reliability, or manufacturability of its products. Before placing an order, the user is cautioned to verify that the information being relied upon is current.

Allegro's products are not to be used in any devices or systems, including but not limited to life support devices or systems, in which a failure of Allegro's product can reasonably be expected to cause bodily harm.

The information included herein is believed to be accurate and reliable. However, Allegro MicroSystems, LLC assumes no responsibility for its use; nor for any infringement of patents or other rights of third parties which may result from its use.

Copies of this document are considered uncontrolled documents.

For the latest version of this document, visit our website:

www.allegromicro.com

