### <span id="page-0-0"></span>**General Description**

The MAX77654 provides highly-integrated battery charging and power supply solutions for low-power applications where size and efficiency are critical. The IC features a SIMO buck-boost regulator that provides three independently programmable power rails from a single inductor to minimize total solution size. Two 100mA LDOs provide ripple rejection for audio and other noise-sensitive applications. The LDOs can also be configured as load switches to manage power consumption by disconnecting external blocks when not required. A highly-configurable linear charger supports a wide range of Li+ battery capacities and includes battery temperature monitoring for additional safety (JEITA).

This device includes three GPIOs and an analog multiplexer that switches several internal voltage and current signals to an external node for monitoring with an external ADC. A bidirectional I<sup>2</sup>C serial interface allows for configuring and checking the status of the devices. An internal on/off controller provides a controlled startup sequence for the regulators and provides supervisory functionality while they are on. Numerous factory programmable options allow the device to be tailored for many applications, enabling faster time to market.

### <span id="page-0-1"></span>**Applications**

- Bluetooth Headphones, Hearables
- **Wireless Speakers**
- **Fitness, Health, and Activity Monitors**
- Wearables
- Safety and Security Monitors
- Sensor Nodes
- Portable Consumer Devices
- Internet of Things (IoT)

### **Benefits and Features**

- Highly Integrated
	- 3x Output, Single-Inductor Multiple-Output (SIMO) Buck-Boost Regulator
		- Supports Wide Output Voltage Range from 0.8V to 5.5V for all SIMO Channels
	- 2x 100mA LDO/LSW
	- Smart Power Selector™ Li+/Li-Poly Charger
	- 3x GPIO Resources
	- Analog MUX Output for Power Monitoring
	- Factory Ship Mode  $($  < 200nA  $I<sub>O</sub>)$
	- Watchdog Timer
- Low Power
	- 0.3μA Shutdown Current
	- 6μA Operating Current (3 SIMO Channels + 2 LDOs)
- Charger Optimized for Small Battery Size
	- Programmable Fast-Charge Current from 7.5mA to 300mA
	- Programmable Battery Regulation Voltage from 3.6V to 4.6V
	- Programmable Termination Current from 0.375mA to 45mA
	- JEITA Battery Temperature Monitors Adjust Charge Current and Battery Regulation Voltage for Safe **Charging**
- Flexible and Configurable
	- I 2C-Compatible Interface and GPIO • Factory OTP Options Available
- Small Size
	- 6.52mm2 Wafer-Level Package (WLP)
	- 30-Bump, 0.4mm Pitch, 6x5 Array

*[Ordering Information](#page-112-0) appears at end of data sheet.* 

*Smart Power Selector is a trademark of Maxim Integrated Products, Inc.* 



## **Simplified Block Diagram**

<span id="page-1-0"></span>

## TABLE OF CONTENTS



# TABLE OF CONTENTS (CONTINUED)



## MAX77654

# Ultra-Low Power PMIC Featuring Single-Inductor, 3-Output Buck-Boost, 2-LDOs, Power-Path Charger for Small Li+, and Ship Mode

## TABLE OF CONTENTS (CONTINUED)



## MAX77654

# Ultra-Low Power PMIC Featuring Single-Inductor, 3-Output Buck-Boost, 2-LDOs, Power-Path Charger for Small Li+, and Ship Mode

## TABLE OF CONTENTS (CONTINUED)



### LIST OF FIGURES



### LIST OF TABLES



### <span id="page-8-0"></span>**Absolute Maximum Ratings**



**Note 1:** V<sub>[CCINT](#page-38-0)</sub> is internally connected to either BATT or V<sub>L</sub>. See the *[nEN Internal Pullup Resistors to V](#page-38-0)<sub>CCINT</sub>* section for more details.

**Note 2:** Do not repeatedly hot-plug a source to the BATT terminal at a rate greater than 10Hz. Hot plugging low impedance sources results in an ~8A momentary (~2μs) current spike.

**Note 3:** Do not externally bias LXA or LXB. LXA has internal clamping diodes to PGND and IN\_SBB. LXB has an internal low-side clamping diode to PGND and an internal high-side clamping diode that dynamically connects to a selected SIMO output. It is normal for these diodes to briefly conduct during switching events. When the SIMO regulator is disabled, the LXB to PGND absolute maximum voltage is -0.3V to  $\rm V_{SBB0}$  + 0.3V.

*Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the*  device at these or any other conditions beyond those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for *extended periods may affect device reliability.* 

### <span id="page-8-1"></span>**Package Information**

### <span id="page-8-2"></span>**WLP**



For the latest package outline information and land patterns (footprints), go to *[www.maximintegrated.com/packages](http://www.maximintegrated.com/packages)*. Note that a "+", "#", or "-" in the package code indicates RoHS status only. Package drawings may show a different suffix character, but the drawing pertains to the package regardless of RoHS status.

Package thermal resistances were obtained using the method described in JEDEC specification JESD51-7, using a four-layer board. For detailed information on package thermal considerations, refer to *[www.maximintegrated.com/thermal-tutorial](http://www.maximintegrated.com/thermal-tutorial)*.

### <span id="page-9-0"></span>**Electrical Characteristics**

(V<sub>CHGIN</sub> = 0V, V<sub>SYS</sub> = V<sub>BATT</sub> = V<sub>IN\_SBB</sub> = V<sub>IN\_LDOx</sub> = 3.7V, V<sub>IO</sub> = 1.8V, limits are 100% production tested at T<sub>A</sub> = +25°C. Limits over the operating temperature range (T<sub>A</sub> = -40°C to +85°C) are guaranteed by design and characterization, unless otherwise noted.)



### <span id="page-9-1"></span>**Electrical Characteristics—Global Resources**

(V<sub>SYS</sub> = 3.7V, limits are 100% production tested at T<sub>A</sub> = +25°C, limits over the operating temperature range (T<sub>A</sub> = -40°C to +85°C) are guaranteed by design and characterization, unless otherwise noted.)



## **Electrical Characteristics—Global Resources (continued)**

(V<sub>SYS</sub> = 3.7V, limits are 100% production tested at T<sub>A</sub> = +25°C, limits over the operating temperature range (T<sub>A</sub> = -40°C to +85°C) are guaranteed by design and characterization, unless otherwise noted.)



### **Electrical Characteristics—Global Resources (continued)**

(V<sub>SYS</sub> = 3.7V, limits are 100% production tested at T<sub>A</sub> = +25°C, limits over the operating temperature range (T<sub>A</sub> = -40°C to +85°C) are guaranteed by design and characterization, unless otherwise noted.)



<span id="page-11-1"></span>**Note 4:** See the *[nEN Internal Pullup Resistors to V](#page-38-0)<sub>[CCINT](#page-38-0)</sub>* section for more details.

<span id="page-11-0"></span>**Note 5:** Programmed at Maxim's factory.

## <span id="page-12-0"></span>**Electrical Characteristics—Smart Power Selector Charger**



## **Electrical Characteristics—Smart Power Selector Charger (continued)**



## **Electrical Characteristics—Smart Power Selector Charger (continued)**



## **Electrical Characteristics—Smart Power Selector Charger (continued)**

(V<sub>CHGIN</sub> = 5.0V, V<sub>SYS</sub> = 4.5V, V<sub>BATT</sub> = 4.2V, limits are 100% production tested at T<sub>A</sub> = +25°C, limits over the operating temperature range (T<sub>A</sub> = -40°C to +85°C) are guaranteed by design and characterization, unless otherwise noted.)



### <span id="page-15-0"></span>**Electrical Characteristics—Adjustable Thermistor Temperature Monitors**



### <span id="page-16-0"></span>**Electrical Characteristics—Analog Multiplexer**



### <span id="page-17-0"></span>**Electrical Characteristics—SIMO Buck-Boost**



### **Electrical Characteristics—SIMO Buck-Boost (continued)**

(V<sub>SYS</sub> = 3.7V, V<sub>IN\_SBB</sub> = 3.7V, C<sub>SBBx</sub> = 10µF, L = 1.5µH, limits are 100% production tested at T<sub>A</sub> = +25°C, limits over the operating temperature range (T<sub>A</sub> = -40°C to +85°C) are guaranteed by design and characterization, unless otherwise noted.)



<span id="page-18-1"></span>**Note 6:** Typical values align with bench observations using the stated conditions with an inductor. Minimum and maximum values are tested in production with DC currents without an inductor. See the *Typical Operating Characteristics* SIMO switching waveforms to gain more insight on this specification.

### <span id="page-18-0"></span>**Electrical Characteristics—Low Dropout Linear Regulator (LDO)/Load Switch (LSW)**

(V<sub>SYS</sub> = 3.7V, limits are 100% production tested at T<sub>A</sub> = +25°C, limits over the operating temperature range (T<sub>A</sub> = -40°C to +85°C) are guaranteed by design and characterization, unless otherwise noted.)



## **Electrical Characteristics—Low Dropout Linear Regulator (LDO)/Load Switch (LSW) (continued)**

(V<sub>SYS</sub> = 3.7V, limits are 100% production tested at T<sub>A</sub> = +25°C, limits over the operating temperature range (T<sub>A</sub> = -40°C to +85°C) are guaranteed by design and characterization, unless otherwise noted.)



## <span id="page-19-0"></span>**Electrical Characteristics—I2C Serial Communication**



## **Electrical Characteristics—I2C Serial Communication (continued)**



## **Electrical Characteristics—I2C Serial Communication (continued)**

(V<sub>SYS</sub> = 3.7V, V<sub>IO</sub> = 1.8V, limits are 100% production tested at T<sub>A</sub> = +25°C, limits over the operating temperature range (T<sub>A</sub> = -40°C to +85°C) are guaranteed by design and characterization, unless otherwise noted.)



<span id="page-21-0"></span>**Note 7:** Design guidance only. Not production tested.

### <span id="page-22-0"></span>**Typical Operating Characteristics**

(Typical Applications Circuit. V<sub>CHGIN</sub> = 0V, V<sub>SYS</sub> = V<sub>IN\_SBB</sub> = V<sub>BATT</sub> = 3.7V, V<sub>IO</sub> = 1.8V, T<sub>A</sub> = +25°C, V<sub>SBB0</sub> = 1.8V, I<sub>P\_SBB0</sub> = 0.5A, SBB0 in Buck mode, V<sub>SBB1</sub> = 1.1V, I<sub>P\_SBB1</sub> = 0.5A, SBB1 in Buck mode, V<sub>SBB2</sub> = 3.3V, I<sub>P\_SBB2</sub> = 1A peak, SBB2 in Buck-Boost mode, unless otherwise noted. Inductor = DFE201612E-2R2M, 2.2μH, 116mΩ.)



4ms/div

2ms/div

1ms/div

## **Typical Operating Characteristics (continued)**

(Typical Applications Circuit. V<sub>CHGIN</sub> = 0V, V<sub>SYS</sub> = V<sub>IN\_SBB</sub> = V<sub>BATT</sub> = 3.7V, V<sub>IO</sub> = 1.8V, T<sub>A</sub> = +25°C, V<sub>SBB0</sub> = 1.8V, I<sub>P\_SBB0</sub> = 0.5A, SBB0 in Buck mode, V<sub>SBB1</sub> = 1.1V, I<sub>P\_SBB1</sub> = 0.5A, SBB1 in Buck mode, V<sub>SBB2</sub> = 3.3V, I<sub>P\_SBB2</sub> = 1A peak, SBB2 in Buck-Boost mode, unless otherwise noted. Inductor = DFE201612E-2R2M, 2.2μH, 116mΩ.)



## **Typical Operating Characteristics (continued)**

(Typical Applications Circuit. V<sub>CHGIN</sub> = 0V, V<sub>SYS</sub> = V<sub>IN\_SBB</sub> = V<sub>BATT</sub> = 3.7V, V<sub>IO</sub> = 1.8V, T<sub>A</sub> = +25°C, V<sub>SBB0</sub> = 1.8V, I<sub>P\_SBB0</sub> = 0.5A, SBB0 in Buck mode, V<sub>SBB1</sub> = 1.1V, I<sub>P\_SBB1</sub> = 0.5A, SBB1 in Buck mode, V<sub>SBB2</sub> = 3.3V, I<sub>P\_SBB2</sub> = 1A peak, SBB2 in Buck-Boost mode, unless otherwise noted. Inductor = DFE201612E-2R2M, 2.2μH, 116mΩ.)



## **Typical Operating Characteristics (continued)**

(Typical Applications Circuit. V<sub>CHGIN</sub> = 0V, V<sub>SYS</sub> = V<sub>IN\_SBB</sub> = V<sub>BATT</sub> = 3.7V, V<sub>IO</sub> = 1.8V, T<sub>A</sub> = +25°C, V<sub>SBB0</sub> = 1.8V, I<sub>P\_SBB0</sub> = 0.5A, SBB0 in Buck mode, V<sub>SBB1</sub> = 1.1V, I<sub>P\_SBB1</sub> = 0.5A, SBB1 in Buck mode, V<sub>SBB2</sub> = 3.3V, I<sub>P\_SBB2</sub> = 1A peak, SBB2 in Buck-Boost mode, unless otherwise noted. Inductor = DFE201612E-2R2M, 2.2μH, 116mΩ.)















 $I_{P\_SBB0}$  = 0.5A,  $C_{SBB0\_EFF}$  = 14µF

 $V_{SBB0} = 1.8V, I_{SBB0} = 10mA$ P\_SBB1 = 0.5A, C<sub>SBB1</sub> EFF = 17µF

 $V_{SBB1} = 1.1 V, I_{SBB1} = 10 mA$ 

 $V_{SBB2} = 3.3V, I_{SBB2} = 10mA$ 

P\_SBB2 = 1.0A, C<sub>SBB2</sub>\_EFF = 8µF

 $20$ us/div

V<sub>SBB0</sub>

 $V_{SBB}$ 

 $\rm V_{SBB2}$ 

 $1.77$ 

20

2.5

30

 $3.5$ 

 $V_{IN\_LDOO} (V)$ 

40 4.5 50 5.5

## **Typical Operating Characteristics (continued)**

200mV/div

1.77

 $\mathbf{0}$ 

0.025

 $0.05$ 

 $L_{\text{DOO}}(A)$ 

0.075

 $0.1$ 

(Typical Applications Circuit. V<sub>CHGIN</sub> = 0V, V<sub>SYS</sub> = V<sub>IN\_SBB</sub> = V<sub>BATT</sub> = 3.7V, V<sub>IO</sub> = 1.8V, T<sub>A</sub> = +25°C, V<sub>SBB0</sub> = 1.8V, I<sub>P\_SBB0</sub> = 0.5A, SBB0 in Buck mode, V<sub>SBB1</sub> = 1.1V, I<sub>P\_SBB1</sub> = 0.5A, SBB1 in Buck mode, V<sub>SBB2</sub> = 3.3V, I<sub>P\_SBB2</sub> = 1A peak, SBB2 in Buck-Boost mode, unless otherwise noted. Inductor = DFE201612E-2R2M, 2.2μH, 116mΩ.)



100µs/div

## **Typical Operating Characteristics (continued)**

(Typical Applications Circuit. V<sub>CHGIN</sub> = 0V, V<sub>SYS</sub> = V<sub>IN\_SBB</sub> = V<sub>BATT</sub> = 3.7V, V<sub>IO</sub> = 1.8V, T<sub>A</sub> = +25°C, V<sub>SBB0</sub> = 1.8V, I<sub>P\_SBB0</sub> = 0.5A, SBB0 in Buck mode, V<sub>SBB1</sub> = 1.1V, I<sub>P\_SBB1</sub> = 0.5A, SBB1 in Buck mode, V<sub>SBB2</sub> = 3.3V, I<sub>P\_SBB2</sub> = 1A peak, SBB2 in Buck-Boost mode, unless otherwise noted. Inductor = DFE201612E-2R2M, 2.2μH, 116mΩ.)



 $10$ 100  $\overline{1}$ FREQUENCY (kHz)

## <span id="page-28-0"></span>**Pin Configurations**

### **MAX77654xENV**

<span id="page-28-1"></span>

### **MAX77654xENVN**

<span id="page-29-0"></span>

## <span id="page-29-1"></span>**Pin Description**



## **Pin Description (continued)**



## **Pin Description (continued)**



### <span id="page-32-0"></span>**Detailed Description**

The MAX77654 provides a highly-integrated battery charging and power management solution for low-power applications. The linear charger can charge various Li+ batteries with a wide range of charge current and charger termination voltage options. Temperature monitoring and JEITA compliance settings add additional functionality and safety to the charger.

Five regulators are integrated within this device (see [Table 1\)](#page-32-3). A single-inductor, multiple output (SIMO) buck-boost regulator efficiently provides three independently programmable power rails. Two 100mA low-dropout linear regulators (LDOs) provide ripple rejection for audio and other noise sensitive applications.

This device includes other features such as an analog multiplexer that switches several internal voltage and current signals to an external node for monitoring with an external ADC. A bidirectional I<sup>2</sup>C serial interface allows for configuring and checking the status of the device. An internal on/off controller provides regulator sequencing and supervisory functionality for the device.



### <span id="page-32-3"></span>**Table 1. Regulator Summary**

*\*Shared capacity with other SBBx channels. See the [SIMO Available Output Current](#page-69-1) section for more information.* 

### <span id="page-32-1"></span>**Part Number Decoding**

The MAX77654 has different one-time programmable (OTP) options and variants to support a variety of applications. OTP options set default settings such as output voltage or CHGIN current limit. Variants are versions of MAX77654 with different features. See [Figure 1](#page-32-2) for how to identify these. [Table 2](#page-33-0) and [Table 3](#page-33-1) list all available OTP options and variants. Refer to *[Maxim Integrated naming convention](https://www.maximintegrated.com/en/design/packaging/package-information/maxim-naming-conventions.html)* for more details.

<span id="page-32-2"></span>

*Figure 1. Part Number Decode* 

### <span id="page-33-0"></span>**Table 2. Variants Table**



### <span id="page-33-1"></span>**Table 3. OTP Options Table**



### **Table 3. OTP Options Table (continued)**



*\*Future OTP option. Contact Maxim Integrated for availability.* 

### <span id="page-34-0"></span>**Support Material**

The following support materials are available for this device:

- MAX77654 *[Register Map](#page-87-1)*: Full table of registers that can be read from or written to by I<sup>2</sup>C.
- MAX77654 *[Programmer's Guide](https://www.maximintegrated.com/en/app-notes/index.mvp/id/7075)*: Basic software implementation guidance.
- MAX77654 *[SIMO Calculator](https://www.maximintegrated.com/content/dam/files/design/tools/calculators/files/simo-calculator-dcm-v2.xlsx)*: Tool to estimate supported maximum current and ripple for specified conditions.

### <span id="page-34-1"></span>**Top-Level Interconnect Simplified Diagram**

[Figure 2](#page-35-0) shows the same major blocks as the *[Typical Applications Circuit](#page-111-1)* with an increased emphasis on the routing between each block. This diagram is intended to familiarize the user with the landscape of the device. Many of the details associated with these signals are discussed throughout the data sheet. At this stage of the data sheet, note the addition of the main bias and clock block that are not shown in the *[Typical Applications Circuit](#page-111-1)* section. The main bias and clock block provides voltage, current, and clock references for other blocks as well as many resources for the top-level digital control.

<span id="page-35-0"></span>

*Figure 2. Top-Level Interconnect Simplified Diagram*
## **Detailed Description—Global Resources**

The global resources encompass a set of circuits that serve the entire device and ensure safe, consistent, and reliable operation.

### **Features and Benefits**

- Voltage Monitors
	- SYS POR (power-on-reset) comparator generates a reset signal upon power-up.
	- SYS undervoltage ensures repeatable behavior when power is applied to and removed from the device.
	- SYS overvoltage monitor inhibits operation with overvoltage power sources to ensure reliability in faulty environments.
- **Thermal Monitors**
- +165°C junction temperature shutdown
- Manual Reset
	- 8s or 16s period
- Wake-up Events
	- Charger insertion (with 120ms debounce)
	- nEN input assertion
- Interrupt Handler
	- Interrupt output (nIRQ)
	- All interrupts are maskable
- Push-Button/Slide-Switch On-key (nEN)
	- Configurable push-button/slide-switch functionality
	- 500μs or 30ms debounce timer interfaces directly with mechanical switches
- On/Off Controller
	- Startup/shut-down sequencing
	- Programmable sequencing delay
- GPIO, RST Digital I/Os

### **Voltage Monitors**

The device monitors the system voltage (V<sub>SYS</sub>) to ensure proper operation using three comparators (POR, UVLO, and OVLO). These comparators include hysteresis to prevent their outputs from toggling between states during noisy system transitions.

### **SYS POR Comparator**

The SYS POR comparator monitors V<sub>SYS</sub> and generates a power-on reset signal (POR). When V<sub>SYS</sub> is below V<sub>POR</sub>, the device is held in reset (SYSRST = 1). When  $V_{\text{SYS}}$  rises above  $V_{\text{POP}}$ , internal signals and on-chip memory stabilize and the device is released from reset (SYSRST = 0).

#### **SYS Undervoltage-Lockout Comparator**

The SYS undervoltage-lockout (UVLO) comparator monitors V<sub>SYS</sub> and generates a SYSUVLO signal when the V<sub>SYS</sub> falls below UVLO threshold. The SYSUVLO signal is provided to the top-level digital controller. See [Figure 6](#page-42-0) and Table [6](#page-42-1) for additional information regarding the UVLO comparator:

- When the device is in the STANDBY state, the UVLO comparator is disabled.
- When transitioning out of the STANDBY state, the UVLO comparator is enabled allowing the device to check for sufficient input voltage. If the device has sufficient input voltage, it can transition to the RESOURCE ON state; if there is insufficient input voltage, the device transitions back to the STANDBY state.

#### **SYS Overvoltage-Lockout Comparator**

The device is rated for 5.5V maximum operating voltage  $(V_{SYS})$  with an absolute maximum input voltage of 6.0V. An overvoltage-lockout monitor increases the robustness of the device by inhibiting operation when the supply voltage is greater than  $V_{\text{SYSOWLO}}$ . See [Figure 6](#page-42-0) and [Table 6](#page-42-1) for additional information regarding the OVLO comparator:

● When the device is in the STANDBY state, the OVLO comparator is disabled.

### **Chip Identification**

The MAX77654 offers different one-time-programmable (OTP) options to, for example, set the default output voltages. These options are identified by the chip identification number, which can be read in the CID register.

### <span id="page-37-1"></span>**nEN Enable Input**

nEN is an active-low internally debounced digital input that typically comes from the system's on-key. The debounce time is programmable with CNFG GLBL.DBEN nEN. The primary purpose of this input is to generate a wake-up signal for the PMIC that turns on the regulators. Maskable rising/falling interrupts are available for nEN (INT\_GLBL0.nEN\_R and INT\_GLBL0.nEN\_F) for alternate functionality.

The nEN input can be configured to work either with a push-button (CNFG\_GLBL.nEN\_MODE = 0) or a slide-switch (CNFG\_GLBL.nEN\_MODE = 1). See [Figure 3](#page-37-0) for more information. In both push-button mode and slide-switch mode, the on/off controller looks for a falling edge on the nEN input to initiate a power-up sequence.

#### **nEN Manual Reset**

nEN works as a manual reset input when the on/off controller is in the "Resource-On" state. The manual reset function is useful for forcing a power-down in case communication with the processor fails. When nEN is configured for push-button mode and the input is asserted (nEN = LOW) for an extended period ( $t_{MRT}$ ), the on/off controller initiates a power-down sequence and goes to standby mode. When nEN is configured for slide-switch mode and the input is deasserted (nEN = HIGH) for an extended period ( $t_{MRT}$ ), the on/off controller initiates a power-down sequence and goes to standby mode.

#### **nEN Dual-Functionality: Push-Button vs. Slide-Switch**

The nEN digital input can be configured to work with a push-button or a slide-switch. The timing diagram below shows nENs dual functionality for power-on sequencing and manual reset. The default configuration of the device is push-button mode (CNFG GLBL.nEN MODE = 0) and no additional programming is necessary. Applications that use a slide-switch on-key configuration must set CNFG\_GLBL.nEN\_MODE = 1 within  $t_{MRST}$ .

<span id="page-37-0"></span>

*Figure 3. nEN Usage Timing Diagram* 

#### **nEN Internal Pullup Resistors to V<sub>CCINT</sub>**

The nEN logic thresholds are referenced to  $V_{\text{CCINT}}$ , an always-on internal voltage domain. There are internal pullup resistors between nEN and V<sub>CCINT</sub> (R<sub>nEN PU</sub>), which can be configured with the CNFG\_GLBL\_A.PU\_DIS bit. See [Figure 4.](#page-38-0) While PU DIS = 0, the pullup value is approximately 200kΩ. While PU\_DIS = 1, the pullup value is 10MΩ.

 $V_{\text{CCMT}}$  defined by the following conditions:

- $\bullet$  V<sub>CCINT</sub> = V<sub>L</sub> (3V typ.) if CHGIN is valid (STAT\_CHG\_B.CHGIN\_DTLS[1:0] = 0b11) and not USB suspended (CNFG\_CHG\_G.USBS = 0).
- $V_{\text{CCINT}}$  = V<sub>BATT</sub> if CHGIN is invalid (STAT CHG B.CHGIN DTLS[1:0]  $\neq$  0b11) or CHGIN is valid but USB suspended (CNFG\_CHG\_G.USBS = 1).

Applications using a slide-switch on-key or push-pull digital output connected to nEN can reduce quiescent current consumption by changing pullup strength to 10MΩ. Applications using normally-open, momentary, and push-button onkeys (as shown in [Figure 4\)](#page-38-0) do not create this leakage path and should use the stronger 200kΩ pullup option.

<span id="page-38-0"></span>

*Figure 4. nEN Pullup Resistor Configuration* 

#### **Interrupts (nIRQ)**

nIRQ is an active-low, open-drain output that is typically routed to the host processor's interrupt input to signal an important change in device status. See the *[Register Map](#page-88-0)* section for a comprehensive list of all interrupt bits and status registers.

A pullup resistor to a voltage less than or equal to V<sub>SYS</sub> is required for this node. nIRQ is the logical *NOR* of all unmasked interrupt bits in the register map.

All interrupts are masked by default. Masked interrupt bits do not cause the nIRQ pin to change. Unmask the interrupt bits to allow nIRQ to assert.

### **Reset Output (nRST)**

nRST is an open-drain, active-low output that is typically used to hold the processor in a reset state when the device is powered down. During a power-up sequence, the nRST deasserts after the last regulator in the power-up chain is enabled (t<sub>RSTODD</sub>). During a power-down sequence, the nRST output asserts before any regulator is powered down (t<sub>RSTOAD</sub>). See **Figure 10</u>** for nRST timing.

A pullup resistor to a voltage less than or equal to  $V_{\rm SYS}$  is required for this node.

### **General-Purpose Input Output (GPIO)**

The provided general-purpose input/output (GPIO) pins increase system flexibility. See [Figure 5](#page-40-0) for more details.

Clear CNFG\_GPIOx.DIR to configure GPIO as a general-purpose output (GPO). The GPO can either be in push-pull mode (CNFG GPIOx.DRV = 1) or open-drain mode (CNFG GPIOx.DRV = 0).

- $\bullet$  The push-pull output mode is ideal for applications that need fast ( $\sim$ 2ns) edges and low power consumption.
- $\bullet$  The open-drain mode requires an external pullup resistor (typically 10kΩ–100kΩ). Connect the external pullup resistor to a bias voltage that is less than or equal to  $V_{10}$ .
	- The open-drain mode can be used to communicate to different logic domains. For example, to send a signal from the GPO on a 1.8V logic domain (V<sub>IO</sub> = 1.8V) to a device on a 1.2V logic domain, connect the external pullup resistor to 1.2V.
	- The open-drain mode can be used to connect several open-drain (or open-collector) devices together on the same bus to create wired logic (wired AND logic is positive-true; wired OR logic is negative-true).
- The general-purpose input (GPI) functions are still available while the pin is configured as a GPO. In other words, the CNFG\_GPIOx.DI (input status) bit still functions and does not collide with the state of the CNFG\_GPIOx.DIR bit.

Set CNFG GPIOx.DIR to have the GPIO function as a GPI. The GPI features a 30ms debounce timer (tDBNC\_GPI) that can be enabled or disabled with DBEN\_GPI.

- Enable the debounce timer (CNFG\_GPIOx.DBEN\_GPI = 1) if the GPI is connected to a device that can bounce or chatter, like a mechanical switch.
- If the GPI is connected to a circuit with clean logic transitions and no risk of bounce, disable the debounce timer (CNFG\_GPIOx.DBEN\_GPI = 0) to eliminate logic delays. With no debounce timer, the GPI input logic propagates to nIRQ in 10ns.

A dedicated internal oscillator is used to create the 30ms (t<sub>DBNC</sub> GPI) debounce timer. To obtain low V<sub>IO</sub> supply current, ensure the GPIO voltage is either logic high or logic low. If the GPIO pin is unconnected (either as a GPI or an open-drain GPO) and V<sub>IO</sub> is powered, the GPIO voltage trends towards the logic level gray area (0.3 x V<sub>IO</sub> < V<sub>GPIO</sub> < 0.7 x V<sub>IO</sub>). If  $V_{\text{GPIO}}$  is in the gray area,  $V_{\text{IO}}$  current can be more than 10µA.

The GPI features edge detectors that feed into the the top-level interrupt system of the chip. This allows software to use interrupts to service events associated with a GPI change instead of polling for these changes.

- If the application wants nIRQ to go low **only on a GPI rising edge**, then it should **clear** the GPI rising edge interrupt mask bit (INTM\_GLBL1.GPI\_RM = **0**) and **set** the GPI falling edge interrupt mask bit (INTM\_GLBL1.GPI\_FM = **1**).
- If the application wants nIRQ to go low **only on a GPI falling edge**, then it should **set** the GPI rising edge interrupt mask bit (INTM\_GLBL1.GPI\_RM = **1**) and **clear** the GPI falling edge interrupt mask bit (INTM\_GLBL1.GPI\_FM = **0**).
- If the application wants nIRQ to go low **on both GPI falling and rising edges**, then it should **clear** the GPI rising edge interrupt mask bit (INTM\_GLBL1.GPI\_RM = **0**) and **clear** the GPI falling edge interrupt mask bit (INTM\_GLBL1.GPI\_FM = **0**).

<span id="page-40-0"></span>

*Figure 5. GPIOx Block Diagram* 

#### **Alternate Mode**

Each GPIO in the MAX77654 can be configured to have a different function. Whether a particular GPIO is in GPIO mode or alternate mode can be checked by reading the CNFG\_GPIOx.ALT\_GPIOx bit. [Table 4](#page-40-1) summarizes the alternate functions for each GPIO.

## <span id="page-40-1"></span>**Table 4. GPIO Mode**



In particular, for GPIO1s alternate mode, SBB2 is enabled if GPIO1 = 1 OR the FPS enables SBB2. See the *[Flexible](#page-46-0)  [Power Sequencer](#page-46-0)* section for more details. [Table 5](#page-40-2) summarizes how to enable or disable SBB2 if GPIO1 is configured to be in its alternate mode.

The value of GPIO2 is OR'd with CNFG\_GLBL.SBIA\_LPM, so setting SBIA\_LPM = 1 or setting GPIO2 HIGH requests bias lower-power mode.

## <span id="page-40-2"></span>**Table 5. Enabling/Disabling SBB2 while GPIO1 is in Alternate Mode**



## <span id="page-41-0"></span>**On/Off Controller**

The on/off controller monitors multiple power-up (wake-up) and power-down (shutdown) conditions to enable or disable resources that are necessary for the system and its processor to move between its operating modes.

Many systems have one power management controller and one processor and rely on the on/off controller to be the master controller. In this case, the on/off controller receives wake-up events and enables some or all of the regulators to power-up a processor. That processor then manages the system. To conceptualize this master operation, see [Figure 6](#page-42-0)  and [Table 6](#page-42-1). A typical path through the on/off controller is:

- 1. Apply a battery and start in the shutdown state.
- 2. Press the system's on-key (nEN = LOW) and follow transitions 4 and 6 to the resource-on state. If any resources are on the FPS, transitions 7A and 7B are followed.
- 3. The device performs its desired functions in the resource-on state. when it is ready to turn off, a manual reset first drives the transition through transitions 8A and 8B to the standby state. Afterward, the device automatically follows transition 3 to the shutdown state.

Some systems have several power management blocks, a main processor, and subprocessors. These systems can use this device as a subpower management block for a peripheral portion of circuitry as long as there is an  ${}^{12}C$  port available from a higher level processor. To conceptualize this operation, see [Figure 6](#page-42-0) and [Table 6](#page-42-1). A typical path through the on/ off controller used in this way is:

- 1. Apply a battery to the system and start in the shutdown state.
- 2. When the higher level processor wants to turn on this device's resources, it enables the main bias circuits through I 2C (CNFG\_GLBL.SBIA\_EN = 1) to transition along path 6 to the resource-on state.
- 3. The higher level processor can now control this device's resources with I2C commands, e.g., turn on/off regulators.
- 4. When the higher level processor is ready to turn this device off, it turns off everything through I2C and then disables the main bias circuits through I<sup>2</sup>C (CNFG GLBL.SBIA  $EN = 0$ ) to transition along path 5B to the standby state.

Note that in this style of operation, the CNFG\_GLBL\_SFT\_CTRL[1:0] bits should not be used to turn the device off. The CNFG\_GLBL\_SFT\_CTRL[1:0] bits establish directives to the on/off controller itself that does not make sense in this subpower management block operation. If the processor uses I2C commands to enable the device's resources, the processor should also use I2C commands to disable them.

### **Top Level On/Off Controller**

<span id="page-42-0"></span>

*Figure 6. Top Level On/Off Controller State Diagram* 

### <span id="page-42-2"></span>**On/Off Controller Transition Table**

## <span id="page-42-1"></span>**Table 6. On/Off Controller Transition/State**



## **Table 6. On/Off Controller Transition/State (continued)**



#### <span id="page-43-0"></span>**Internal Wake-Up Flags**

After transitioning to the shutdown state because of a reset, to allow the device to power-up again, internal wake-up flags are set to remember the wake-up request. In Figure  $6$  and Table  $6$ , these internal wake-up flags trigger transitions  $6$  and 7A. The internal wake-up flags are set when any of the following happen:

- nEN is debounced (see the *[nEN Enable Input](#page-37-1)* section)
	- For example, after a push-button is pressed or a slide-switch switched to HIGH.
- CHGIN is debounced and valid (STAT\_CHG\_B.CHGIN\_DTLS[1:0] = 0b11)
- Software cold reset command sent (CNFG\_GLBL.SFT\_CTRL[1:0] = 0b01)

### **Reset and Off Sequences**



*Figure 7. On/Off Controller Reset and Off-Action Sequences* 

### **Power-Up/Down Sequence**



*Figure 8. Power-Up/Down Sequence* 

#### <span id="page-46-0"></span>**Flexible Power Sequencer (FPS)**

The FPS allows resources to power up under hardware or software control. Additionally, each resource can power up independently or among a group of other regulators with adjustable power-up/down delays (sequencing). [Figure 9](#page-46-1) shows four resources powering up under the control of the flexible power sequencer.

The flexible sequencing structure consists of one master sequencing timer and four slave resources (SBB0, SBB1, SBB2 and LDO). When the FPS is enabled, a master timer generates four sequencing events for device power-up/down.

<span id="page-46-1"></span>

*Figure 9. Flexible Power Sequencer Basic Timing Diagram* 

### **Startup Timing Diagram Due to nEN**

<span id="page-47-0"></span>

*Figure 10. Startup Timing Diagram Due to nEN* 



### **Startup Timing Diagram Due to Charge Source Insertion**

*Figure 11. Startup Timing Diagram Due to Charge Source Insertion* 

#### **Force Enabled/Disabled Channels**

Force enable SIMO and LDO output channels by setting CNFG\_SBBx\_B.EN\_SBBx[2:0] (SIMO) or CNFG\_LDOx\_B.EN\_LDOx[2:0] (LDO) = 0x6. Depending on the OTP, output channels may already be force enabled by default. Output channels configured this way are independent of the flexible power sequence and start up as soon as SYS > UVLO rising. The main bias also automatically turns on.

Likewise, output channels can be force disabled by setting EN\_SBBx[2:0] or EN\_LDOx[2:0] = 0x4.

### **Factory-Ship Mode State**

Factory-ship mode internally disconnects the battery (BATT) from the system (SYS). The battery does not power the system in this mode. Use this mode to preserve battery life if external circuits on SYS cause the battery to leak.

Write CNFG\_GLBL.SFT\_CTRL[1:0] = 0b11 using I<sup>2</sup>C to enter factory-ship mode. The IC responds in two different wavs depending on the state of the charger input (CHGIN):

- If CHGIN is valid (STAT\_CHG\_B.CHGIN\_DTLS[1:0] = 0b11) while CNFG\_GLBL.SFT\_CTRL[1:0] = 0b11, then the IC enters factory-ship mode (internally disconnects BATT from SYS) but SYS is still powered from CHGIN (regulating to  $V_{\text{SVS-REG}}$ ). SYS decays to 0V when CHGIN is disconnected.
- If CHGIN is invalid (STAT\_CHG\_B.CHG\_DTLS[1:0] ≠ 0b11) while CNFG\_GLBL.SFT\_CTRL[1:0] = 0b11, then the IC enters factory-ship mode and SYS decays to 0V.

Factory-ship mode causes many configuration registers to reset (SYSRST). See the *[Register Map](#page-87-0)* section for details. I2C reads and writes cannot happen in factory-ship mode.

Factory-ship mode exits only after SYS decays below approximately 1.8V. Once this condition is met, there are two ways to exit factory-ship mode:

- Apply a valid DC source at CHGIN for t<sub>CHGIN-DB</sub> (120ms typical). Factory-ship mode is unlatched (exited) when the charger input becomes valid from a previously invalid state  $(STAT\_CHG\_B.CHGIN\_DTLS[1:0] = 0b00 \rightarrow 0b11)$ .
- $\bullet$  Assert nEN for  $t_{FSM-EXDB}$  (250ms typical) +  $t_{DBNC}$  nEN.

Furthermore, this state is unlatched if power is removed from the IC (BATT voltage falls below approximately 1.8V). In all exit cases, the smart power selector controls the interaction between BATT and SYS until factory-ship mode is entered again (see the *[Smart Power Selector](#page-52-0)* section).

### **Debounced Inputs (nEN, GPI, CHGIN)**

nEN, CHGIN, and GPIO (when operating as an input), are debounced on both rising and falling edges to reject undesired transitions. The input must be at a stable logic level for the entire debounce period for the output to change its logic state. [Figure 12](#page-49-0) shows an example timing diagram for the nEN debounce.

<span id="page-49-0"></span>

*Figure 12. Debounced Inputs* 

### **Watchdog Timer (WDT)**

The IC features a watchdog timer function for operational safety. If this timer expires without being cleared, the on/off controller causes the IC to enter the shutdown state and resets configuration registers. See the *[On/Off Controller](#page-41-0)* and *[On/Off Controller Transition Table](#page-42-2)* sections (transitions 0A and 0C) for more details.

Write CNFG\_WDT.WDT\_EN = 1 through I<sup>2</sup>C to enable the timer. The watchdog timer period (t<sub>WD</sub>) is configurable from 16 to 128 seconds in 4 steps with CNFG\_WDT.WDT\_PER[1:0]. The default timer period is 128 seconds. While the watchdog timer is enabled, the CNFG\_WDT.WDT\_CLR bit must be set through  ${}^{12}C$  periodically (within t<sub>WD</sub>) to reset the timer and prevent shutdown. See the *[Register Map](#page-96-0)* and **[Figure 13](#page-50-0)** for additional details.

<span id="page-50-0"></span>

*Figure 13. Watchdog Timer State Machine* 

The timer can be factory-programmed to be enabled by default, disabled by default, or locked from accidental disable. The CNFG WDT.WDT LOCK bit is read-only and must be configured at the factory. See [Table 7](#page-50-1) for a full description.

## <span id="page-50-1"></span>**Table 7. Watchdog Timer Factory-Programmed Safety Options**



## **Detailed Description—Smart Power Selector Charger**

The linear Li+ charger implements power path with Maxim's Smart Power Selector. This allows separate input current limit and battery charge current settings. Batteries charge faster under the supervision of the Smart Power Selector because charge current is independently regulated and not shared with variable system loads. See the *[Smart Power](#page-52-0)  [Selector](#page-52-0)* section for more information.

The programmable constant-current charge rate (7.5mA to 300mA) supports a wide range of battery capacities. The programmable input current limit (95mA to 475mA) supports a range of charge sources, including USB. The charger's programmable battery regulation voltage range (3.6V to 4.6V) supports a wide variety of cell chemistries. Small battery capacities are supported; the charger accurately terminates charging by detecting battery currents as low as 0.375mA.

Additionally, the robust charger input withstands overvoltages up to 28V. To enhance charger safety, an NTC thermistor provides temperature monitoring in accordance with the JEITA recommendations. See the *[Adjustable Thermistor](#page-59-0)  [Temperature Monitors](#page-59-0)* section for more information.

### **Charger Symbol Reference Guide**

[Table 8](#page-51-0) lists the names and functions of charger-specific signals and if they can be programmed through I2C serial communication. See the *[Electrical Characteristics](#page-12-0)* and *[Register Map](#page-100-0)* for more information.



## <span id="page-51-0"></span>**Table 8. Charger Quick Symbol Reference Guide**

[Figure 14](#page-52-1) indicates the high-level functions of each control circuit within the linear charger.

<span id="page-52-1"></span>

*Figure 14. Charger Simplified Control Loops* 

## <span id="page-52-0"></span>**Smart Power Selector**

The Smart Power Selector seamlessly distributes power from the input (CHGIN) to the battery (BATT) and the system (SYS). The Smart Power Selector basic functions are:

- When the system load current is less than the input current limit, the battery is charged with residual power from the input.
- When a valid input source is connected, the system regulates to V<sub>SYS-REG</sub> to power system loads regardless of the battery's voltage (instant on).
- When the system load current exceeds the input current limit, the battery provides additional current to the system (supplement mode).
- When the battery is finished charging and an input source is present to power the system, the battery remains disconnected from the system.
- When the battery is connected and there is no input power, the system is powered from the battery.

### **Input Current Limiter**

The input current limiter limits CHGIN current to not exceed I<sub>CHGIN-LIM</sub> (programmed by CNFG\_CHG\_B.ICHGIN\_LIM[2:0]). A maskable interrupt (INT\_CHG.CHGIN\_CTRL\_I) signals when the input current limit engages. The STAT\_CHG\_A.ICHGIN\_LIM\_STAT bit reflects the state of the current limiter loop.

The default value of I<sub>CHGIN-LIM</sub> is factory-programmable to either 95mA or 475mA. The decoding of the CNFG CHG B.ICHGIN LIM[2:0] bitfield changes depending on the factory-programmed default value (see [Table 9](#page-53-0)). The reset value of this bitfield is always 0b000 regardless of factory option.

## <span id="page-53-0"></span>**Table 9. Input Current Limit Factory Options**



CHGIN is capable of withstanding a maximum of 28V with respect to ground. CHGIN suspends power delivery to the system and battery when V<sub>CHGIN</sub> exceeds V<sub>CHGIN</sub>  $_{\text{OVP}}$  (7.5V, typ). The input circuit also suspends when V<sub>CHGIN</sub> falls below V<sub>CHGIN</sub> UVLO minus 500mV of hysteresis (3.5V, typ). While in OVP or UVLO, the charger remains off and the battery provides power to the system.

Power transfer to SYS is delayed by a 120ms debounce timer  $(t_{CHGIN-DR})$  after a valid DC source is connected to CHGIN. SYS does not begin regulating to  $V<sub>SYS-REG</sub>$  until after the timer expires.

The STAT\_CHG\_B.CHGIN\_DTLS[1:0] bitfield continuously indicates the state of CHGINs voltage quality. A maskable interrupt (INT\_CHG.CHGIN\_I) asserts when STAT\_CHG\_B.CHGIN\_DTLS[1:0] changes.

### **Minimum Input Voltage Regulation**

In the event of a poor-quality charge source, the minimum input voltage regulation loop works to reduce input current if V<sub>CHGIN</sub> falls below V<sub>CHGIN-MIN</sub> (programmed by CNFG\_CHG\_B.VCHGIN\_MIN[2:0]). This is important because many commonly used charge adapters feature foldback protection mechanisms where the adapter completely shuts off if its output drops too low. The minimum input voltage regulation loop also prevents  $V_{CHGIN}$  from dropping below  $V_{CHGIN-UVLO}$  if the cable between the charge source and the charger's input is long or highly resistive.

The input voltage regulation loop improves performance with current limited adapters. If the charger's input current limit is programmed above the current limit of the given adapter, the input voltage loop allows the input to regulate at the current limit of the adapter. The input voltage regulation loop also allows the charger to perform well with adapters that have poor transient load response times.

A maskable interrupt (INT\_CHG.CHGIN\_CTRL\_I) signals when the minimum input voltage regulation loop engages. The state of this loop is reflected by STAT\_CHG\_A.VCHGIN\_MIN\_STAT.

### **Minimum System Voltage Regulation**

The minimum system voltage regulation loop ensures that the system rail remains close to the programmed SYS regulation voltage (V<sub>SYS-REG</sub>) regardless of system loading. The loop engages when the combined battery charge current and system load current causes the CHGIN input to current limit at I<sub>CHGIN-LIM</sub>. When this happens, the minimum system voltage loop reduces charge current in an attempt to keep the input out of current limit, thereby keeping the system voltage above VSYS-MIN (VSYS-REG - 100mV, typ). If this loop reduces battery current to 0 and the system is in need of more current than the input can provide, then the Smart Power Selector overrides the minimum system voltage regulation loop and allows SYS to collapse to BATT for the battery to provide supplement current to the system. The Smart Power Selector automatically reenables the minimum system voltage loop when the supplement event has ended.

A maskable interrupt (INT\_CHG.SYS\_CTRL\_I) asserts to signal a change in STAT\_CHG\_A.VSYS\_MIN\_STAT. This status bit asserts when the minimum system voltage regulation loop is active.

### **Die Temperature Regulation**

If the die temperature exceeds T<sub>J-REG</sub> (programmed by CNFG\_CHG\_D.TJ\_REG[2:0]) the charger attempts to limit the temperature increase by reducing the battery charge current. The STAT\_CHG\_A.TJ\_REG\_STAT bit asserts whenever charge current is reduced due to this loop. The charger's current sourcing capability to SYS remains unaffected when STAT\_CHG\_A.TJ\_REG\_STAT is high. A maskable interrupt (INT\_CHG.TJ\_REG\_I) asserts to signal a change in STAT\_CHG\_A.TJ\_REG\_STAT. Use the INT\_CHG.TJ\_REG\_I interrupt to signal the system processor to reduce loads on SYS to reduce total system temperature.

### **Charger State Machine**

The battery charger follows a strict state-to-state progression to ensure that a battery is charged safely. The status bitfield STAT\_CHG\_B.CHG\_DTLS[3:0] reflects the charger's current operational state. A maskable interrupt (INT\_CHG.CHG\_I) is available to signal a change in STAT\_CHG\_B.CHG\_DTLS[3:0].



*Figure 15. Charger State Diagram* 

#### **Charger-Off State**

The charger is off when CHGIN is invalid, the charger is disabled, or the battery is fresh.

CHGIN is invalid when the CHGIN input is invalid ( $V_{CHGIN}$  <  $V_{CHGIN}$  UVLO or  $V_{CHGIN}$  >  $V_{CHGIN}$  OVP). While CHGIN is invalid, the battery is connected to the system. CHGIN voltage quality can be separately monitored by the STAT\_CHG\_B.CHGIN\_DTLS[1:0] status bitfield. See the *[Register Map](#page-99-0)* section for details.

The charger is disabled when the charger enable bit is 0 (CNFG\_CHG\_B.CHG\_EN = 0). The battery is connected or disconnected to the system depending on the validity of V<sub>CHGIN</sub> while CNFG CHG B.CHG EN = 0. See the *Smart [Power Selector](#page-52-0)* section.

The battery is fresh when CHGIN is valid and the charger is enabled (CNFG\_CHG\_B.B.CHG\_EN = 1) and the battery is not low by VRESTART (VBATT > VFAST-CHG - VRESTART). The battery is disconnected from the system and not charged while the battery is fresh. The charger state machine exits this state and begins charging when the battery becomes low by V<sub>RESTART</sub> (150mV, typ). This condition is functionally similar to done state. See the *[Done State](#page-56-0)* section.

#### **Prequalification State**

The prequalification state is intended to assess a low-voltage battery's health by charging at a reduced rate. If the battery voltage is less than the V<sub>PQ</sub> threshold, the charger is automatically in prequalification. If the cell voltage does not exceed V<sub>PQ</sub> in 30 minutes (t<sub>PQ</sub>), the charger faults. The prequalification charge rate is a percentage of I<sub>FAST-CHG</sub> and is programmable with CNFG\_CHG\_B.I\_PQ. The prequalification voltage threshold (V<sub>PQ</sub>) is programmable through CNFG\_CHG\_C.CHG\_PQ[2:0].

### **Fast-Charge States**

When the battery voltage is above  $V_{PQ}$ , the charger transitions to the fast-charge (CC) state. In this state, the charger delivers a constant current ( $I_{FAST-CHG}$ ) to the cell. The constant current level is programmable from 7.5mA to 300mA by CNFG\_CHG\_E.CHG\_CC[5:0].

When the cell voltage reaches  $V_{FAST-CHG}$ , the charger state machine transitions to fast-charge (CV).  $V_{FAST-CHG}$  is programmable with CNFG\_CHG\_G.CHG\_CV[5:0] from 3.6V to 4.6V. The charger holds the battery's voltage constant at  $V_{FAST-CHG}$  while in the fast-charge (CV) state. As the battery approaches full, the current accepted by the battery reduces. When the charger detects that battery charge current has fallen below  $I_{\text{TERM}}$ , the charger state machine enters the top-off state.

A fast-charge safety timer starts when the state machine enters fast-charge (CC) or JEITA-modified fast-charge (CC) from a non-fast-charge state. The timer continues to run through all fast-charge states regardless of JEITA status. The timer length ( $t_{FC}$ ) is programmable from 3 hours to 7 hours in 2 hour increments with CNFG\_CHG\_E.T\_FAST\_CHG[1:0]. If it is desired to charge without a safety timer, program CNFG\_CHG\_E.T\_FAST\_CHG[1:0] with 0b00 to disable the feature. If the timer expires before the fast-charge states are exited, the charger faults. See the *[Fast-Charge Timer Fault](#page-57-0)  [State](#page-57-0)* section for more information.

If the charge current falls below 20% of the programmed value during fast-charge (CC), the safety timer pauses. The timer also pauses for the duration of supplement mode events. The STAT\_CHG\_B.TIME\_SUS bit indicates the status of the fast-charge safety timer. See the *[Register Map](#page-99-1)* section for more details.

### **Top-Off State**

Top-off state is entered when the battery charge current falls below ITERM during the fast-charge (CV) state. ITERM is a percentage of IFAST-CHG and is programmable through CNFG\_CHG\_C.I\_TERM[1:0]. While in the top-off state, the battery charger continues to hold the battery's voltage at VFAST-CHG. A programmable top-off timer starts when the charger state machine enters the top-off state. When the timer expires, the charger enters the done state. The top-off timer value ( $t_{\text{TO}}$ ) is programmable from 0 minutes to 35 minutes with CNFG CHG C.T TOPOFF[2:0]. If it is desired to stop charging as soon as battery current falls below  $I_{\text{TFRM}}$ , program  $t_{\text{TO}}$  to 0 minutes.

#### <span id="page-56-0"></span>**Done State**

The charger enters the done state when the top-off timer expires. The battery remains disconnected from the system during done. The charger restarts if the battery voltage falls more than  $V_{RESTAT}$  (150mV, typ) below the programmed VFAST-CHG value.

#### **Prequalification Timer Fault State**

The prequalification timer fault state is entered when the battery's voltage fails to rise above V<sub>PQ</sub> in t<sub>TO</sub> (30 minutes, typ) from when the prequalification state was first entered. If a battery is too deeply discharged, damaged, or internally shorted, the prequalification timer fault state can occur. During the timer fault state, the charger stops delivering current to the battery and the battery remains disconnected from the system. To exit the prequalification timer fault state, toggle the charger enable (CNFG\_CHG\_B.CHG\_EN) bit or unplug and replug the external voltage source connected to CHGIN.

#### <span id="page-57-0"></span>**Fast-Charge Timer Fault State**

The charger enters the fast-charge timer fault state if the fast-charge safety timer expires. While in this state, the charger stops delivering current to the battery and the battery remains disconnected from the system. To exit the fast-charge timer fault state, toggle the charger enable bit (CNFG CHG B.CHG EN) or unplug and replug the external voltage source connected to CHGIN.

#### **Battery Temperature Fault State**

If the thermistor monitoring circuit reports that the battery is either too hot or too cold to charge (as programmed by CNFG\_CHG\_A.THM\_HOT[1:0] and CNFG\_CHG\_A.THM\_COLD[1:0]), the state machine enters the battery temperature fault state. While in this state, the charger stops delivering current to the battery and the battery remains disconnected from the system. This state can only be entered if the thermistor is enabled (CNFG CHG F.THM\_EN = 1). Battery temperature fault state has priority over any other fault state, and can be exited when the thermistor is disabled (CNFG\_CHG\_F.THM\_EN = 0) or when the battery returns to an acceptable temperature. When this fault state is exited, the state machine returns to the last state it was in before battery temperature fault state was entered.

All active charger timers (fast-charge safety timer, prequalification timer, or top-off timer) are paused in this state. When the charger exits this state, the prequalification timer resumes while the fast-charge safety and top-off timers reset.

The STAT\_CHG\_A.THM\_DTLS[2:0] bitfield reports battery temperature status. See the *[Adjustable Thermistor](#page-59-0)  [Temperature Monitors](#page-59-0)* and the *[Register Map](#page-98-0)* sections for more information.

### **JEITA-Modified States**

If the thermistor is enabled (CNFG\_CHG\_F.THM\_EN = 1), then the charger state machine is allowed to enter the JEITAmodified states. These states are entered if the charger's temperature monitors indicate that the battery temperature is either warm (greater than T<sub>WARM</sub>) or cool (lesser than T<sub>COOL</sub>). See the *Adjustable Thermistor Temperature Monitors* section for more information about setting the temperature thresholds.

The charger's current and voltage parameters change from I<sub>FAST-CHG</sub> and V<sub>FAST-CHG</sub> to I<sub>FAST-CHG</sub> JEITA and V<sub>FAST-</sub> CHG JEITA while in the JEITA-modified states. The JEITA modified parameters can be independently set to lower voltage and current values so that the battery can charge safely over a wide range of ambient temperatures. If the battery temperature returns to normal, or the thermistor is disabled (CNFG\_CHG\_.THM\_EN = 0), the charger exits the JEITAmodified states.

### **Typical Charge Profile**

A typical battery charge profile (and state progression) is illustrated in [Figure 16.](#page-58-0)

<span id="page-58-0"></span>

*Figure 16. Example Battery Charge Profile* 

## **Charger Applications Information**

### **Configuring a Valid System Voltage**

The Smart Power Selector begins to regulate SYS to  $V<sub>SYS-REG</sub>$  when CHGIN is connected to a valid source. To ensure the charger's accuracy specified in the *[Electrical Characteristics](#page-12-0)* table, the system voltage must always be programmed at least 200mV above the charger's constant-voltage level (VFAST-CHG). If this condition is not met, then the charger's internal configuration logic forces V<sub>FAST-CHG</sub> to reduce to satisfy the 200mV requirement. If this happens, the charger asserts the INT\_CHG.SYS\_CNFG\_I interrupt to alert the user that a configuration error has been made and that the bits in CNFG\_CHG\_G.CHG\_CV[5:0] have changed to reduce VFAST-CHG.

### **CHGIN/SYS/BATT Capacitor Selection**

Bypass CHGIN to GND with a 4.7μF ceramic capacitor to minimize inductive kick caused by long cables between the DC charge source and the product/IC. Larger values increase decoupling for the linear charger, but increase inrush current from the DC charge source when the product/IC is first connected to a source through a cable/plug. If the DC charging source is an upstream USB device, limit the maximum CHGIN input capacitance based on the appropriate USB specification (typically no more than 10μF).

Bypass SYS to GND with a 22μF ceramic capacitor. This capacitor ensures stability of SYS while it is regulated from CHGIN. Larger values of SYS capacitance increase decoupling for all SYS loads. The effective value of the SYS capacitor must be greater than 4μF and no more than 100μF.

Bypass BATT to GND with a 4.7μF ceramic capacitor. This capacitor stabilizes the BATT voltage regulation loop. The effective value of the BATT capacitor must be greater than 1μF.

Ceramic capacitors with X5R or X7R dielectric are highly recommended due to their small size, low ESR, and small temperature coefficients. All ceramic capacitors derate with DC bias voltage (effective capacitance goes down as DC bias goes up). Generally, small case size capacitors derate heavily compared to larger case sizes (0603 case size performs better than 0402). Consider the effective capacitance value carefully by consulting the manufacturer's data sheet.

## <span id="page-59-0"></span>**Detailed Description—Adjustable Thermistor Temperature Monitors**

The optional use of a negative temperature coefficient (NTC) thermistor (thermally coupled to the battery) enables the charger to operate safely over the JEITA temperature range. When the thermistor is enabled (CNFG\_CHG\_F.THM\_EN = 1), the charger continuously monitors the voltage at the THM pin in order to sense the temperature of the battery being charged.

See [Figure 17](#page-60-0) for a visual example of the following:

- If the battery temperature is higher than  $T_{COOL}$  and lower than  $T_{WARM}$ , the battery charges normally with the normal values for V<sub>FAST-CHG</sub> and I<sub>FAST-CHG</sub>. The charger state machine does not enter JEITA-modified states while the battery temperature is normal.
- If the battery temperature is either above T<sub>WARM</sub> but below T<sub>HOT</sub>, or, below T<sub>COOL</sub> but above T<sub>COLD</sub>, the battery charges with the JEITA-modified voltage and current values. These modified values, VFAST-CHG\_JEITA<br>and least-che leita, are programmable through CNFG CHG H.CHG CV JEITA[5:0] and IFAST-CHG JEITA, are programmable through CNFG\_CHG\_H.CHG\_CV\_JEITA[5:0] and CNFG\_CHG\_F.CHG\_CC\_JEITA[5:0], respectively. These values are independently programmable from the unmodified V<sub>FAST-CHG</sub> and I<sub>FAST-CHG</sub> values and can even be programmed to the same values if an automatic response to a warm or cool battery is not desired. The charger state machine enters JEITA-modified states while the battery temperature is outside of normal.
- If the battery temperature is either above  $T<sub>HOT</sub>$  or below  $T<sub>COLD</sub>$ , the charger follows the JEITA recommendation and pauses charging. The charger state machine enters battery temperature fault state while charging is paused due to extreme high or low temperatures.

The battery's temperature status is reflected by the STAT\_CHG\_A.THM\_DTLS[2:0] status bitfield. A maskable interrupt (INT\_CHG.THM\_I) signals a change in status. See the *[Register Map](#page-98-1)* for more information. To completely disable the charger's automatic response to battery temperature, disable the feature by programming CNFG\_CHG\_F.THM\_EN = 0.

<span id="page-60-0"></span>

*Figure 17. Safe-Charging Profile Example* 

The voltage thresholds corresponding to the JEITA temperature thresholds are independently programmable through CNFG\_CHG\_A.THM\_HOT[1:0], CNFG\_CHG\_A.THM\_WARM[1:0], CNFG\_CHG\_A.THM\_COOL[1:0], and CNFG\_CHG\_A.THM\_COLD[1:0]. Each threshold can be programmed to one of four voltage options spanning 15°C for an NTC beta of 3380K. See the *[Configurable Temperature Thresholds](#page-61-0)* section and the *[Register](#page-100-0)* for more information.

## **Thermistor Bias**

An external ADC can optionally perform conversions on the THM and TBIAS pins to measure the battery's temperature. An on-chip analog multiplexer is used to route these nodes to the AMUX pin. The operation of the analog multiplexer does not interfere with the charger's temperature monitoring comparators or the charger's automatic JEITA response. See the *[Analog Multiplexer](#page-63-0)* section for more information.

The NTC thermistor's bias source (TBIAS) follows the simple operation outlined below:

- If CHGIN is valid and the thermistor is enabled (CNFG\_CHG\_F.THM\_EN = 1), the thermistor is biased, so the charger can automatically respond to battery temperature changes.
- If the analog multiplexer connects THM or TBIAS to AMUX, then the thermistor is biased, so an external ADC can perform a meaningful temperature conversion.



*Figure 18. Thermistor Bias State Diagram* 

The AMUX pin is a buffered output. The operation of the analog multiplexer and external ADC does not collide with the function of the on-chip temperature monitors. Both functions may be used simultaneously with no ill effect.

## <span id="page-61-0"></span>**Configurable Temperature Thresholds**

Temperature thresholds for different NTC thermistor beta values are listed in **[Table 10](#page-61-1)**. The largest possible programmable temperature range can be realized by using an NTC with a beta of 3380K. Using a larger beta compresses the temperature range. The trip voltage thresholds are programmable with the CNFG\_CHG\_A.THM\_HOT[1:0], CNFG CHG A.THM\_WARM[1:0], CNFG\_CHG\_A.THM\_COOL[1:0], and CNFG\_CHG\_A.THM\_COLD[1:0] bitfields. All possible programmable trip voltages are listed in [Table 10](#page-61-1).

## <span id="page-61-1"></span>**Table 10. Trip Temperatures vs. Trip Voltages for Different NTC β**



These are theoretical values computed by a formula. Refer to the particular NTC's data sheet for more accurate measured data. In all cases, select the value of R<sub>BIAS</sub> to be equal to the NTC's effective resistance at +25°C.

### **Applications Information**

#### **Using Different Thermistor β**

If an NTC with a beta larger than 3380K is used and the resulting available programmable temperature range is undesirably small, then two adjusting resistors can be used to expand the temperature range. R<sub>S</sub> and R<sub>P</sub> can be optionally added to the NTC thermistor circuit shown in [Figure 19](#page-62-0) to expand the range of programmable temperature thresholds.

<span id="page-62-0"></span>

*Figure 19. Thermistor Circuit with Adjusting Series and Parallel Resistors* 

Select values for  $R<sub>S</sub>$  and  $R<sub>P</sub>$  based on the information shown in [Table 11.](#page-62-1)

## <span id="page-62-1"></span>**Table 11. Example RS and RP Correcting Values for NTC β Above 3380K**



#### **NTC Thermistor Selection**

Popular NTC thermistor options are listed in [Table 12.](#page-63-1)

### <span id="page-63-1"></span>**Table 12. NTC Thermistors**



## <span id="page-63-0"></span>**Detailed Description—Analog Multiplexer**

An external ADC can be used to measure the chip's various signals for general functionality or on-the-fly power monitoring. The CNFG\_CHG\_I.MUX\_SEL[3:0] bitfield controls the internal analog multiplexer responsible for connecting the proper channel to the AMUX pin. Each measurable signal is listed in [Table 13](#page-63-2) with its appropriate multiplexer channel.

The voltage on the AMUX pin is a buffered output that ranges from 0V to V<sub>FS</sub> (1.25V, typ). The buffer has 50µA of quiescent current consumption and is only active when a channel is selected (CNFG\_CHG\_I.MUX\_SEL[3:0] ≠ 0b0000). Disable the buffer by programming CNFG\_CHG\_I.MUX\_SEL[3:0] to 0b0000 when not actively converting the voltage on AMUX. The AMUX output is high-impedance while CNFG\_CHG\_I.MUX\_SEL[3:0] is 0b0000.

[Table 13](#page-63-2) shows how to translate the voltage signal on the AMUX pin to the value of the parameter being measured. See the *Electrical Characteristics* table and the *[Register Map](#page-104-0)* for more details.

## <span id="page-63-2"></span>**Table 13. AMUX Signal Transfer Functions**



## **Table 13. AMUX Signal Transfer Functions (continued)**



\**AGND pin voltage is accessed through a 100Ω (typ) pulldown resistor.* 

### **Measuring Battery Current**

Sampling current in the BATT pin is possible at any time or in any mode with an external ADC. For improved accuracy, the analog circuitry used for monitoring battery discharge current is different from the circuitry monitoring battery charge current. [Table 14](#page-64-0) outlines how to determine the direction of battery current.

## <span id="page-64-0"></span>**Table 14. Battery Current Direction Decode**



### **Method for Measuring Discharge Current**

- 1. Program the multiplexer to switch to the discharge NULL measurement by changing CNFG\_CHG\_I.MUX\_SEL[3:0] to 0b0110. A NULL conversion must always be performed first to cancel offsets.
- 2. Wait the appropriate channel switching time (0.3μs, typ).
- 3. Convert the voltage on the AMUX pin and store as  $V_{\text{NULL}}$ .
- 4. Program the multiplexer to switch to the battery discharge current measurement by changing CNFG\_CHG\_I.MUX\_SEL[3:0] to 0b0101. A nonnulling conversion should be done immediately after a NULL conversion.
- 5. Wait the appropriate channel switching time (0.3μs, typ).
- 6. Convert the voltage on the AMUX pin and use the following transfer function to determine the discharge current:

$$
I_{\text{BATT(DISCHG)}} = \frac{(V_{\text{AMUX}} - V_{\text{NULL}})}{(V_{\text{FS}} - V_{\text{NULL}})} \times I_{\text{DISCHG}} - \text{SCALE}
$$

V<sub>FS</sub> is 1.25V typical. I<sub>DISCHG-SCALE</sub> is programmable through CNFG\_CHG\_I.IMON\_DISCHG\_SCALE[3:0]. The default value is 300mA. If smaller currents are anticipated, then I<sub>DISCHG-SCALE</sub> can be reduced for improved measurement accuracy.

### **Method for Measuring Charge Current**

- 1. Program the multiplexer to switch to the charge current measurement by changing CNFG\_CHG\_I.MUX\_SEL[3:0] to 0b0100.
- 2. Wait the appropriate channel switching time (0.3μs, typ).
- 3. Convert the voltage on the AMUX pin and use the following transfer function to determine charging current.

 $I_{\text{BATT(CHG)}} = \frac{V_{\text{AMUX}}}{V_{\text{E}}S}$ *V*FS × *I*FAST <sup>−</sup> CHG

V<sub>FS</sub> is 1.25V typical. I<sub>FAST-CHG</sub> the charger's fast-charge constant-current setting and is programmable through CNFG\_CHG\_E.CHG\_CC[5:0].

## **Detailed Description—SIMO Buck-Boost**

The device has a micropower single-inductor, multiple-output (SIMO) buck-boost DC-to-DC converter designed for applications that emphasize low supply current and small solution size. A single inductor is used to regulate three separate outputs, saving board space while delivering better total system efficiency than equivalent power solutions using one buck and linear regulators.

The buck-boost configuration utilizes the entire battery voltage range due to its ability to create output voltages that are above, below, or equal to the input voltage. Peak inductor current for each output is programmable to optimize the balance between efficiency, output ripple, EMI, PCB design, and load capability.

To further boost efficiency when the output voltage is always lower than the input, individual channels of the SIMO buckboost converter can be configured to be in buck mode, reducing switching losses by toggling less switches compared to buck-boost mode. See the *[Buck Mode](#page-68-0)* section for more details.

## **SIMO Features and Benefits**

- Three Output Channels
- Ideal for Low-Power Designs
	- Delivers 500mA at 1.8V Output in Buck Mode and 3.7V Input
	- ±3% Accurate Output Voltage
- Small Solution Size
	- Multiple Outputs from a Single 1.5μH Inductor
- Flexible and Easy to Use
	- Buck and Buck-Boost Modes of Operation
	- Glitchless Transitions Between Buck and Buck-Boost Modes
	- Programmable Peak Inductor Current
	- Programmable On-Chip Active Discharge
- Long Battery Life
	- High Efficiency, > 90% at 1.8V Output in Buck Mode and 3.7V Input
	- Higher Total System Efficiency than Buck + LDOs Solution
	- Low Quiescent Current, 1μA per Output
	- Low Input Operating Voltage, 2.7V (min)

## **SIMO Detailed Block Diagram**

<span id="page-66-0"></span>

*Figure 20. SIMO Detailed Block Diagram* 

## **SIMO Control Scheme**

The SIMO buck-boost is designed to service multiple outputs simultaneously. A proprietary controller ensures that all outputs get serviced in a timely manner, even while multiple outputs are contending for the energy stored in the inductor. When no regulator needs service, the state machine rests in a low-power rest state.

When the controller determines that a regulator requires service, it charges the inductor (M1 + M4) until the peak current limit is reached  $(I_{LIM} = CNFG_SBBx_B/IP_SBB[1:0])$ . The inductor energy then discharges (M2 + M3\_x) into the output until the current reaches zero  $(1_{ZX})$ . In the event that multiple output channels need servicing at the same time, the controller ensures that no output utilizes all of the switching cycles. Instead, cycles interleave between all the outputs that are demanding service, while outputs that do not need service are skipped.

#### **Drive Strength**

The SIMO regulator's drive strength for its internal power MOSFETs is adjustable using the CNFG\_SBB\_TOP.DRV\_SBB[1:0] bit field. The ideal value is determined experimentally for each application. For a PCB layout comparable to the MAX77654 EV kit, 0x1 is the best setting and represents a balance between efficiency and EMI. Faster settings result in higher efficiency but generally require stricter layout rules or shielding to avoid additional EMI. Slower settings limit EMI in non-ideal settings (e.g., contained layout, antennae adjacent to the device, etc.). Change the drive strength only once during system initialization.

### **SIMO Soft-Start**

The soft-start feature of the SIMO limits inrush current during startup. The soft-start feature is achieved by limiting the slew rate of the output voltage during startup (dV/dt $_{\rm SS}$ ).

More output capacitance results in higher input current surges during startup. The following set of equations and example describes the input current surge phenomenon during startup.

In buck-boost mode, the current into the output capacitor ( $I_{\text{CRB}}$ ) during soft-start is:

$$
I_{\text{CSBB}} = C_{\text{SBB}} \frac{dV}{dt_{\text{SS}}} \bigg( \text{Equation1} \bigg)
$$

where:

- $\bullet$  C<sub>SBB</sub> is the capacitance on the output of the regulator
- $\bullet$  dV/dt<sub>SS</sub> is the voltage change rate of the output

The input current  $(I_{IN})$  during soft-start is:

$$
I_{IN} = \frac{\left(\frac{I_{\text{CSBB}} + I_{\text{LOAD}}\right)\frac{V_{\text{SBBX}}}{V_{IN}}}{\xi}\right|
$$
Equation2

where:

- $\bullet$  I<sub>CSBB</sub> is from the calculation above
- I<sub>LOAD</sub> is current consumed from the external load
- $\bullet\;\; \vee_{\text{SBBx}}$  is the output voltage
- $\bullet\quad$  V<sub>IN</sub> is the input voltage
- $\bullet$  ξ is the efficiency of the regulator

For example, given the following conditions, the peak input current  $(I_{IN})$  during soft-start is ~71mA:

Given:

- $\bullet$  V<sub>IN</sub> is 3.5V
- V<sub>SBB2</sub> is 3.3V
- $\bullet$  C<sub>SBB2</sub> = 10<sub>H</sub>F
- $\bullet$  dV/dt<sub>SS</sub> = 5mV/µs
- $\bullet$  R<sub>LOAD2</sub> = 330Ω (I<sub>LOAD2</sub> = 3.3V/330Ω = 10mA)
- ξ is 80%

Calculation:

- $\bullet$  I<sub>CSBB</sub> = 10µF x 5mV/µs (from Equation 1)
- $\bullet$  I<sub>CSBB</sub> = 50mA

$$
(50mA + 10mA)\frac{3.3V}{3.5M}
$$

 $\bullet$   $I_{\text{IN}} =$  $\frac{1000 \times 3.5V}{0.85}$  (from Equation1)

 $\bullet$  I<sub>IN</sub> ~ 71mA

### **SIMO Registers**

Each SIMO buck-boost channel has a dedicated register to program its target output voltage (CNFG\_SBBx\_A.TV\_SBBx[6:0]) and its peak current limit (CNFG\_SBBx\_B.IP\_SBBx[1:0]). Additional controls are available for enabling/disabling the active-discharge resistors (CNFG\_SBBx\_B.ADE\_SBBx), buck mode (CNFG\_SBBx\_B.OP\_MODE) as well as enabling/disabling the SIMO buck-boost channels (CNFG\_SBBx\_B.EN\_SBBx[2:0]). For a full description of bits, registers, default values, and reset conditions, see the *[Register Map](#page-108-0)*.

### **SIMO Active Discharge Resistance**

Each SIMO buck-boost channel has an active-discharge resistor (R<sub>AD SBBx</sub>) that is automatically enabled/disabled based on a CNFG\_SBBx\_B.ADE\_SBBx bit and the status of the SIMO regulator. The active discharge feature may be enabled (CNFG\_SBBx\_B.ADE\_SBBx = 1) or disabled (CNFG\_SBBx\_B.ADE\_SBBx = 0) independently for each SIMO channel. Enabling the active discharge feature helps ensure a complete and timely power down of all system peripherals. If the active-discharge resistor is enabled by default, then the active-discharge resistor is on whenever  $V_{SYS}$  is below  $V$ SYSUVLO and above  $V_{\text{POR}}$ .

These resistors discharge the output when CNFG\_SBBx\_B.ADE\_SBBx = 1, and their respective SIMO channel is off. If the regulator is forced on through CNFG\_SBBx\_B.EN\_SBBx[2:0] = 0b110 or 0b111, then the resistors do not discharge the output even if the regulator is disabled by the main-bias.

Note that when V<sub>SYS</sub> is less than 1.0V, the NMOS transistors that control the active-discharge resistors lose their gate drive and become open.

#### <span id="page-68-0"></span>**SIMO Buck Mode**

If the input voltage at IN\_SBB never falls below the output voltage of one or more SIMO converter channels, individual channels can be configured to be in buck mode with the CNFG\_SBBx\_B.OP\_MODE bit. In buck mode, when an output needs service, switch M3\_x remains closed and M4 remains open (see [Figure 20](#page-66-0)). Only M1 and M2 are toggled as in a traditional buck converter. Efficiency is boosted due to three major factors:

- Reduced switching loss: Buck mode toggles only two switches versus the four in buck-boost mode. Therefore, there are less switching events during which power is consumed.
- Lower inductor core losses: Inductor current changes from 0A to peak current. The larger the change in current the inductor experiences, the more energy is lost in the inductor core in the form of heat. In buck mode, the peak current can be reduced since less inductor current is needed to support a load. Less inductor current is needed because of direct energy transfer. Direct energy transfer occurs while the inductor is charged, when the input (IN\_SBB) is connected directly to the output (SBBx) through the inductor. Therefore, the input not only provides energy to charge the inductor, energy is also supplied to the output capacitor and load devices. Therefore, less current is needed to charge the inductor, which is used to charge the output capacitor in the next switching state.
- Less frequent charging cycles: In buck mode, the inductor is constantly connected to the serviced output during a switching cycle. In comparison, in buck-boost mode, the inductor is connected to the serviced output only when the inductor discharges. Thus, with the same peak inductor current limit, buck mode is capable of supplying higher load current than buck-boost mode. In addition, with the same load current and peak current limit, the switching frequency can be reduced with buck mode.

Maintain a minimum headroom of 0.7V between IN\_SBB and SBBx in buck mode because inductor charge time (dt = L x Ip SBBx<sup>/(V</sup>IN\_SBB - VSBBx)) increases as the difference between the IN\_SBB and SBBx voltages shrinks. As the inductor current takes longer to reach its peak, the output voltage may take too long to reach its target voltage, and the MAX77654 may trigger a fault flag.

### **Applications Information**

#### **SIMO Available Output Current**

The available output current on a given SIMO channel is a function of the input voltage, output voltage, the peak current limit setting, and the output current of the other SIMO channels. Maxim offers a calculator (see the *[Support Material](#page-34-0)*  section) that outlines the available capacity for specific conditions. [Table 15](#page-69-0) is an extraction from the calculator.

## <span id="page-69-0"></span>**Table 15. SIMO Available Output Current for Common Applications**



*\*ESRC\_IN = ESRC\_OUT = 5mΩ, L = 1.5μH* 

#### **Inductor Selection**

Choose an inductance from 1.0μH to 2.2μH; 1.5μH inductors work best for most designs. Larger inductances transfer more energy to the output for each cycle and typically result in larger output voltage ripple and better efficiency. See the *[Output Capacitor Selection](#page-70-0)* section for more information on how to size your output capacitor in order to control ripple.

Choose the inductor saturation current to be greater than or equal to the maximum peak current limit setting that is used for all of the SIMO buck-boost channels ( $I_P$  SBBx). For example, if SBB0 is set for 0.5A, SBB1 is set for 0.75A, and SBB2 is set for 1.0A, then choose the saturation current to be greater than or equal to 1.0A.

Choose the RMS current rating of the inductor (typically the current at which the temperature rises appreciably) based on the expected load currents for the system. For systems where the expected load currents are not well known, be conservative and choose the RMS current to be greater than or equal to half the higher maximum peak current limit setting [IRMS ≥ MAX(I<sub>P\_SBB0</sub>, I<sub>P\_SBB1</sub>, I<sub>P</sub> <sub>SBB2</sub>)/√3]. This is a conservative choice because the SIMO buck-boost regulator implements a discontinuous conduction mode (DCM) control scheme, which returns the inductor current to zero each cycle.

Consider the DC-resistance (DCR), AC-resistance (ACR), and solution size of the inductor. Typically, smaller sized inductors have larger DC-resistance and larger AC-resistance that reduces efficiency and the available output current.

Note that many inductor manufacturers have inductor families which contain different versions of core material in order to balance trade-offs between DCR, ACR (i.e., core losses), and component cost. For this SIMO regulator, inductors with the lowest ACR in the 1.0MHz to 2.0MHz region tend to provide the best efficiency.

#### **Input Capacitor Selection**

Choose the input bypass capacitance (C<sub>IN\_SBB</sub>) to be 10µF. Larger values of C<sub>IN\_SBB</sub> improve the decoupling for the SIMO regulator.

C<sub>IN</sub> SBB reduces the current peaks drawn from the battery or input power source during SIMO regulator operation and reduces switching noise in the system. The ESR/ESL of the input capacitor should be very low (i.e., ESR ≤ 5mΩ and ESL ≤ 500pH) for frequencies up to 2MHz. Ceramic capacitors with X5R or X7R dielectric are highly recommended due to their small size, low ESR, and small temperature coefficients.

To fully utilize the available input voltage range of the SIMO (5.5V, max), use a capacitor with a voltage rating of 6.3V at minimum.

### **Boost Capacitor Selection**

Choose the boost capacitance (C<sub>BST</sub>) to be 3.3nF. Smaller values of C<sub>BST</sub> (< 1nF) result in insufficient gate drive for M3. Larger values of  $C_{\text{BST}}$  (> 10nF) have the potential to degrade the startup performance. Ceramic capacitors with 0201 or 0402 case size are recommended.

### <span id="page-70-0"></span>**Output Capacitor Selection**

Choose each output bypass capacitance (C<sub>SBBx</sub>) based on the target output voltage ripple ( $\Delta V_{\rm SBBX}$ ): typical values are  $22\mu$ F. Larger values of C<sub>SBBx</sub> improve the output voltage ripple but increase the input surge currents during soft-start and output voltage changes. The output voltage ripple is a function of the inductance (L), the output voltage ( $V_{\rm SBBx}$ ), and the peak current limit setting ( $I_P$ <sub>SBBx</sub>). See Equation 3 to estimate required, effective capacitance.

$$
C_{\rm SBBx} = \frac{{I_P}_{\rm SBBx}^2 L}{2 V_{\rm SBBx}^2 L}
$$

Maxim also offers a calculator (see the *[Support Materials](#page-34-0)* section) to aid in the selection of the output capacitance. Note that most designs concern themselves with having enough capacitance on the output but there is also a maximum capacitance limitation that is calculated within the SIMO calculator; take care not to exceed the maximum capacitance.

 $C_{\rm SBBx}$  is required to keep the output voltage ripple small. The impedance of the output capacitor (ESR, ESL) should be very low (i.e., ESR ≤ 5mΩ and ESL ≤ 500pH) for frequencies up to 2MHz. Ceramic capacitors with X5R or X7R dielectric are highly recommended due to their small size, low ESR, and small temperature coefficients.

A capacitor's effective capacitance decreases with increased DC bias voltage. This effect is more pronounced as capacitor case sizes decrease. Due to this characteristic, it is possible for an 0603 case size capacitor to perform well, while an 0402 case size capacitor of the same value performs poorly. The SIMO regulator is stable with low output capacitance (1μF) but the output voltage ripple would be large; consider the effective output capacitance value after initial tolerance, bias voltage, aging, and temperature derating.

### **Example Component Selection**

Pick input/output capacitors and the inductor for the given requirements:

 $\bullet$  V<sub>IN</sub> SBB, typical = 3.7V

## **Table 16. Design Requirements**



#### **Inductor, Peak Current Limit, and Input Capacitor**

For the best efficiency, a 2.2μH inductor is chosen. For this example, assume the DFE201612E-2R2M inductor from Murata is used. This particular inductor has 116mΩ of DCR.

Since the load current is low, first choose the inductor current peak to be 0.333A for all outputs. Next, enter these values into Maxim's SIMO calculator as mentioned previously.

<span id="page-71-0"></span>

*Figure 21. Component Selection—High Utilization* 

As shown in [Figure 21](#page-71-0), the utilization is over 100%, which leads to output voltage droop. To lower utilization, increase the inductor peak current limits. For this example, 1A is used for SBB0 and 0.5A for SBB1 and SBB2. [Figure 22](#page-72-0) shows utilization less than 80%. Using 0.5A for the inductor peak current limit has the added benefit of increased efficiency.
| <b>Symbol</b>            | <b>Value Unit</b> |                           | Per Channel Symbol          | <b>Per Channel Value</b> |             |                      |                       |
|--------------------------|-------------------|---------------------------|-----------------------------|--------------------------|-------------|----------------------|-----------------------|
|                          |                   |                           |                             | <b>SBB0</b>              | SBB1        | SBB <sub>2</sub>     | Unit                  |
|                          |                   |                           | <b>Input Section</b>        |                          |             |                      |                       |
| $V_{IN}$                 | 3.7000 V          |                           | $V_{OUT}$                   | 3.300                    | 1.800       | $1.200$ V            |                       |
|                          | $2.20$ µH         |                           | $I_{OUT}$                   | 50.0                     | 60.0        | $80.0 \, \text{m}$ A |                       |
| $r_{L\_DCR}$             |                   | $116 \, \mathrm{m}\Omega$ | $COUT$ Effective            | 8.1                      | 13.8        | $16.8$ µF            |                       |
|                          |                   |                           | $r_{C,ESR}$                 | 5                        | 5           |                      | $5 \, \text{m}\Omega$ |
| T <sub>OPERATING</sub>   |                   | $25^{\circ}$ C            | <b>Channel Enabled?</b>     | <b>Yes</b>               | Yes         | <b>Yes</b>           |                       |
|                          |                   |                           | <b>Other Inputs</b>         |                          |             |                      |                       |
| <b>Device</b>            | <b>MAX77654</b>   |                           | $I_{L\_Peak}$               | 1.000                    | 0.500       | $0.500$ A            |                       |
|                          |                   |                           | <b>Operating Mode</b>       | <b>Buck-Boost</b>        | <b>Buck</b> | <b>Buck</b>          |                       |
|                          |                   |                           | <b>Calculation Results</b>  |                          |             |                      |                       |
|                          |                   |                           | <b>Inductor Utilization</b> |                          |             |                      |                       |
| <b>Total Utilization</b> | 75.6%             |                           | <b>Utilization</b>          | 19.9%                    | 23.7%       | 32.0%                |                       |
|                          |                   |                           | <b>Current and Power</b>    |                          |             |                      |                       |
|                          |                   |                           | Output Voltage Rinnle       |                          |             |                      |                       |

*Figure 22. Component Selection—Final Current Peak Limits* 

To support the selected peak currents, choose 22μF for the input capacitor.

2*x*1.2*x*0.03

#### **Output Capacitors**

Using Equation 3 and the selected inductor current peak limits, the minimum output capacitances required are:

$$
C_{\rm SBB0\_min} = \frac{I_{\rm P\_SBB0}^2 xL}{2xV_{\rm SBB0}x\Delta V_{\rm SBB0}} = \frac{1^2 x2.2x10^{-6} A^2 xH}{2x3.3x0.05 \sqrt{2}} = 6.67 \mu \text{F}
$$

$$
C_{\rm SBB1\_min} = \frac{I_{\rm P\_SBB1}^2 xL}{2xV_{\rm SBB1}x\Delta V_{\rm SBB1}} = \frac{0.5^2 x2.2x10^{-6} A^2 xH}{2x1.8x0.03 \sqrt{2}} = 5.09 \mu \text{F}
$$

$$
C_{\rm SBB2\_min} = \frac{I_{\rm P\_SBB2}^2 xL}{2xV_{\rm SBB2}x\Delta V_{\rm SBB2}} = \frac{0.5^2 x2.2x10^{-6} A^2 xH}{2x1.2x0.03 \sqrt{2}} = 7.64 \mu \text{F}
$$

For this example, the 22μF GRM188R61A226ME15 is chosen for all three outputs. The effective capacitance after derating is the following:

 $C_{SBB0} = 8.113 \mu F$ 

 $C_{SBB1}$  = 13.828 $\mu$ F

 $C_{SBB2}$  = 16.793μF

Go back to the calculator and enter the capacitance for each channel. [Figure 23](#page-73-0) shows the expected ripples, which fit the requirements.

<span id="page-73-0"></span>

| <b>Symbol</b>            | <b>Value Unit</b> |                         | Per Channel Symbol           | <b>Per Channel Value</b> |             |                      | Unit                          |
|--------------------------|-------------------|-------------------------|------------------------------|--------------------------|-------------|----------------------|-------------------------------|
|                          |                   |                         |                              | SBB <sub>0</sub>         | SBB1        | SBB <sub>2</sub>     |                               |
|                          |                   |                         | <b>Input Section</b>         |                          |             |                      |                               |
| $V_{IN}$                 | $3.7000$ V        |                         | $V_{\text{OUT}}$             | 3.300                    | 1.800       | $1.200$ V            |                               |
| L                        | $2.20$ µH         |                         | $I_{OUT}$                    | 50.0                     | 60.0        | $80.0 \, \text{m}$ A |                               |
| $r_{L\_DCR}$             |                   | $116 \, \text{m}\Omega$ | $COUT$ Effective             | 8.1                      | 13.8        | $16.8 \mu$ F         |                               |
|                          |                   |                         | <b>FC_ESR</b>                | 5                        | 5           |                      | $5 \text{Im}\Omega$           |
| <b>TOPERATING</b>        |                   | $25$ °C                 | <b>Channel Enabled?</b>      | Yes                      | Yes         | Yes                  |                               |
|                          |                   |                         | <b>Other Inputs</b>          |                          |             |                      |                               |
| Device                   | MAX77654          |                         | I <sub>L_Peak</sub>          | 1.000                    | 0.500       | $0.500$ A            |                               |
|                          |                   |                         | <b>Operating Mode</b>        | <b>Buck-Boost</b>        | <b>Buck</b> | <b>Buck</b>          |                               |
|                          |                   |                         | <b>Calculation Results</b>   |                          |             |                      |                               |
|                          |                   |                         | <b>Inductor Utilization</b>  |                          |             |                      |                               |
| <b>Total Utilization</b> | 75.6%             |                         | <b>Utilization</b>           | 19.9%                    | 23.7%       | 32.0%                |                               |
|                          |                   |                         | <b>Current and Power</b>     |                          |             |                      |                               |
|                          |                   |                         | <b>Output Voltage Ripple</b> |                          |             |                      |                               |
|                          |                   |                         | VOUT_ripple_no_load          | 42.5                     | 23.8        |                      | $21.0 \text{ mV}_{\text{pp}}$ |
|                          |                   |                         |                              | 1.3%                     | 1.3%        | 1.8%                 |                               |
|                          |                   |                         | VOUT_ripple_w_load           | 35.3                     | 19.4        |                      | 15.7 $mV_{pp}$                |
|                          |                   |                         |                              | 1.1%                     | 1.1%        | 1.3%                 |                               |

*Figure 23. Component Selection—Expected Ripple* 

### **Summary**

- $\bullet$  L = 2.2μH
- $\bullet$  C<sub>IN\_SBB</sub> = 22μF
- Total Switching Utilization = 76%

## **Table 17. Summary of Design for Component Selection Example**



Real applications should also consider the minimum input voltage since the battery discharges. The following is a summary using the same components but an input voltage of 3.0V instead. The switching utilization increased to 77.1%, still below 80%.

- $\bullet$  L = 2.2μH
- $C_{IN-SBB} = 22\mu F$
- Total Switching Utilization = 77.1%

## **Table 18. Summary of Design with Lower Input Voltage**



#### **SIMO Switching Frequency**

The SIMO buck-boost regulator uses a pulse frequency modulation (PFM) control scheme. The switching frequency for each output is a function of the operating mode, input voltage, output voltage, load current, and inductance. Output capacitance is a minor factor in SIMO switching frequency. Maxim offers a SIMO calculator (see the *[Support Material](#page-34-0)*  section) to estimate expected switching frequency.

At no load, switching frequencies can be as low as 10Hz. For the 3.7V input to 1.2V output channel from the *[Example](#page-71-0)  [Component Selection](#page-71-0)* section, the switching frequency is about 327kHz.

[Table 19](#page-74-0) lists how different factors increase or decrease switching frequency.

## <span id="page-74-0"></span>**Table 19. Switching Frequency Control**



### **Unused Outputs**

Do not leave unused outputs unconnected. If an output left unconnected is accidentally enabled, the charged inductor experiences an open circuit, and the output voltage soars above the absolute maximum rating, damaging the device. If an output is not used, do one of the following:

- 1. Disable the output (CNFG SBBx B.EN SBBx[2:0] = 0x4 or 0x5) and connect the output to ground. If an unused output is default enabled or can be accidentally enabled, do one of the following recommendations instead.
- 2. Bypass the unused output with a 1μF capacitor to ground.
- 3. Connect the unused output to IN\_SBB or a different output channel if the unused output is programmed to a lower voltage. Since the output voltage is higher than the unused output, the regulator does not service the unused output even if it is unintentionally enabled.
	- 1. Note that some OTP options have the active-discharge resistors enabled by default. Connecting an unused output to IN\_SBB is not recommended if the active discharge is enabled by default. If connecting the unused output to a different channel, disable the active-discharge resistor (CNFG\_SBBx\_B.ADE\_SBBx = 0) of the unused channel.

### **PCB Layout Guide**

#### **Capacitors**

Place decoupling capacitors as close as possible to the IC such that connections from capacitor pads to pin and from capacitor pads to ground pins are short. Keeping the connections short lowers parasitic inductance and resistance, improving performance and shrinking the physical size of hot loops.

If connections to the capacitors are through vias, use multiple vias to minimize parasitics. Also, connect loads to the capacitor pads rather than the device pins.

Most critical are the capacitors for the switching regulator: input capacitor at IN\_SBB and output capacitors at SBBx.

#### **Input Capacitor at IN\_SBB**

Minimize the parasitic inductance from PGND to input capacitor to IN\_SBB to reduce ringing on the LXA voltage.

#### **Output Capacitors at SBBx**

The output capacitors experience large changes in current as the regulator charges (buck mode) and discharges (both modes) the inductor. In buck mode, the capacitor current ramps up at the same rate as mentioned in the previous section. In buck-boost mode, the capacitor current ramps up very quickly. In both modes, the capacitor current ramps down at a rate of  $\mathrm{^{d1}C\_SBBx}/\mathrm{_{dt}} = \mathrm{^{V}SBBx}$ *L* from inductor peak current. Since the ramp down can occur in less than 1μs, and the

current increases rapidly for buck-boost mode, minimize parasitic inductance from SBBx to output capacitor to PGND.

#### **Inductor**

Keep the inductor close to the IC to reduce trace resistance; however, prioritize any regulator input/output capacitors over the inductor. Use the appropriate trace width from LXA to inductor to LXB to support the peak inductor current. Likewise, if there are vias in the path, use an appropriate amount of vias to support the peak current.

#### **Ground Connections**

As the switching regulator charges and discharges the inductor, current flows from PGND to the input capacitor ground, from output capacitor ground to PGND, or from output capacitor ground to input capacitor ground. Therefore, use a wide, continuous copper plane to connect PGND to the capacitor grounds.

When connecting the GND and PGND pins together, ensure noise from the power ground does not enter the analog ground (where GND is connected). For example, assuming the ground pins are connected through a solid ground plane on an internal layer, one via connecting GND to the internal ground plane may be sufficient to protect GND from most of the noise in the power-ground plane. Likewise, if there are other higher current or noisy circuitry near this device, avoid connecting the GND pin directly to their grounds.

For more guidelines on proper grounding, visit: *[https://www.maximintegrated.com/en/design/partners-and-technology/](https://www.maximintegrated.com/en/design/partners-and-technology/design-technology/ground-layout-board-designers.html) [design-technology/ground-layout-board-designers.html](https://www.maximintegrated.com/en/design/partners-and-technology/design-technology/ground-layout-board-designers.html)*.

### **Example PCB Layout**

[Figure 24](#page-76-0) shows an example layout of the top layer.

<span id="page-76-0"></span>

*Figure 24. PCB Top-Layer and Component Placement Example* 

## **Detailed Description—Low Dropout Linear Regulator (LDO)/Load Switch (LSW)**

The device includes two on-chip low-dropout linear regulators (LDO0/1) that can also be configured as load switches. These LDOs are optimized to have low-quiescent current. The input voltage range ( $V_{IN\ LDOx}$ ) allows it to be powered directly from the main energy source such as a Li-Poly battery or from an intermediate regulator. Each linear regulator delivers up to 100mA.

### **Features and Benefits**

- 2x 100mA LDO
- LDO Input Voltage Range: 1.71V to 5.5V
- LSW Input Voltage Range: 1.3V to 5.5V
- Adjustable Output Voltage
- 100mV Maximum Dropout Voltage at ECT Conditions
- Programmable On-Chip Active Discharge

### **LDO/LSW Simplified Block Diagram**

Each LDO/LSW block has one input (IN\_LDOx) and one output (LDOx) and several ports that exchange information with the rest of the device ( $V_{REF}$ ,  $EN_LDOx$ ,  $ADE_LDOx$ ).  $V_{REF}$  comes from the main bias circuits. CNFG\_LDOx\_B.EN\_LDOx and CNFG\_LDOx\_B.ADE\_LDOx are register bits for controlling the enable and activedischarge feature, respectively. See the *[Register Map](#page-108-0)* for more information.



*Figure 25. LDO Simplified Block Diagram* 

### **LDO/LSW Active-Discharge Resistor**

Each LDO/LSW block has an active-discharge resistor  $(R_{AD\ LDOx})$  that is enabled if CNFG\_LDO\_B.ADE\_LDOx = 1 and LDOx is disabled. Enabling the active discharge feature helps ensure a complete and timely power down of the resource. During power up, if  $V_{\text{SYS}} > V_{\text{POR}}$  and CNFG\_LDO\_B.ADE\_LDOx = 1, the active-discharge resistor is enabled.

### **LDO/LSW Soft-Start**

The soft-start feature limits inrush current during startup, and is achieved by limiting the slew rate of the output voltage during startup (dV $_{\text{OUT}\ LDOx}/\text{dts}$ S).

More output capacitance results in higher input current surges during startup. The equation and example describes the input current surge phenomenon during startup.

The input current ( $I_{IN}$   $I_{DOX}$ ) during soft-start is:

$$
I_{\text{IN\_LDOx}} = C_{\text{LDOx}} \frac{\text{dV}_{\text{OUT\_LDOx}}}{\text{d}t_{\text{SS}}} + I_{\text{OUT\_LDOx}}
$$

where:

- C<sub>LDOx</sub> is the capacitance on the output of the regulator
- dV<sub>OUTLDOx</sub>/dt<sub>SS</sub> is the voltage change rate of the output

For example, given the following conditions, the input current ( $I_{\text{IN}}$   $L_{\text{DOX}}$ ) during soft start is 13.08mA:

Given:

- $\bullet$  C<sub>LDOx</sub> = 2.2µF
- $\bullet$  dV<sub>OUT LDOx</sub>/dt<sub>SS</sub> = 1.4mV/µs
- LDOx programmed to 1.85V
- R<sub>LDOx</sub> = 185Ω (I<sub>OUTLDOx</sub> = 1.85V/185Ω = 10mA)

Calculation:

- $\bullet$  I<sub>IN</sub> = 2.2µF x 1.4mV/µs + 10mA
- $\bullet$   $I_{IN} = 13.08 \text{mA}$

### **Load Switch Configuration**

Both LDO0 and LDO1 can be configured as load switches with the CNFG\_LDOx\_B.LDOx\_MD bit. As shown in Figure [26,](#page-78-0) the transition from LDO to LSW mode is controlled by a defined slew rate until dropout is detected. Once dropout is detected, the load switch is fully closed and the dropout interrupt flag (INT\_GLBL.DODx\_R) is set.

<span id="page-78-0"></span>

*Figure 26. LDO to LSW Transition Waveform* 

### **Applications Information**

#### **Input Capacitor Selection**

Make sure the input bypass capacitance (C<sub>INLDOx</sub>) is at least 2.2µF. Larger values of C<sub>INLDOx</sub> improve the decoupling for LDOx. The floor plan of the device is such that SBB0 is adjacent to IN\_LDOx and if the SIMO channel 0 output powers the input of LDOx, then its output capacitor ( $C_{SBB0}$ ) can also serve as  $C_{INLDOX}$  such that only one capacitor is required.

 $C_{\text{IN}}$   $1\text{DOX}$  reduces the current peaks drawn from the battery or input power source during operation. The impedance of the input capacitor (ESR, ESL) should be very low (i.e., ESR ≤ 50mΩ and ESL ≤ 5nH) for frequencies up to 0.5MHz. Ceramic capacitors with X5R or X7R dielectric are highly recommended due to their small size, low ESR, and small temperature coefficients.

#### **Output Capacitor Selection**

For both LDO and LSW modes, choose the output bypass capacitance (C<sub>LDOx</sub>) to be 1µF.

In LDO mode, larger values of C<sub>LDOx</sub> improve output PSRR but increase input surge currents during soft-start and output voltage changes. The effective output capacitance should not exceed 2.8μF to maintain stability.

While in LDO mode,  $C_{LDOX}$  is required to keep stability. The series inductance of the output capacitor and its series resistance should be low (i.e., ESR ≤ 10mΩ and ESL ≤ 1nH) for frequencies up to 0.5MHz. Ceramic capacitors with X5R or X7R dielectric are highly recommended due to their small size, low ESR, and small temperature coefficients.

A capacitor's effective capacitance decreases with increased DC bias voltage. This effect is more pronounced with smaller capacitor case sizes. Due to this characteristic, 0603 case size capacitors tend to perform well while 0402 case size capacitors of the same value perform poorly.

## **Detailed Description—I2C Serial Communication**

### **General Description**

The IC features a revision 3.0 I2C-compatible, 2-wire serial interface consisting of a bidirectional serial data line (SDA) and a serial clock line (SCL). This device acts as a slave-only device, relying on the master to generate a clock signal. SCL clock rates from 0Hz to 3.4MHz are supported.

I 2C is an open-drain bus and therefore SDA and SCL require pullups. Optional resistors (24Ω) in series with SDA and SCL protect the device inputs from high-voltage spikes on the bus lines. Series resistors also minimize crosstalk and undershoot on bus signals.

[Figure 27](#page-79-0) shows the functional diagram for the I<sup>2</sup>C based communications controller. For additional information on I<sup>2</sup>C, refer to the "I2C Bus Specification and User Manual" which is available for free through the internet.

### **Features**

- I<sup>2</sup>C Revision 3.0 Compatible Serial Communications Channel
- 0Hz to 100kHz (Standard Mode)
- 0Hz to 400kHz (Fast Mode)
- 0Hz to 1MHz (Fast-Mode Plus)
- 0Hz to 3.4MHz (High-Speed Mode)
- Does not utilize I<sup>2</sup>C Clock Stretching

## **I 2C Simplified Block Diagram**

There are three pins (aside from GND) for the I<sup>2</sup>C-compatible interface. V<sub>IO</sub> determines the logic level, SCL is the clock line, and SDA is the data line. Note that the interface does **not** have the ability to drive the SCL line.

<span id="page-79-0"></span>

*Figure 27. I2C Simplified Block Diagram* 

## **I 2C System Configuration**

The I2C-compatible interface is a multimaster bus. The maximum number of devices that can attach to the bus is only limited by bus capacitance.

A device on the I<sup>2</sup>C bus that sends data to the bus is called a transmitter. A device that receives data from the bus is called a receiver. The device that initiates a data transfer and generates the SCL clock signals to control the data transfer is a master. Any device that is being addressed by the master is considered a slave. The I2C-compatible interface operates as a slave on the  $12C$  bus with transmit and receive capabilities.



*Figure 28. I2C System Configuration* 

## **I 2C Interface Power**

The I<sup>2</sup>C interface derives its power from V<sub>IO</sub>. Typically a power input such as V<sub>IO</sub> would require a local 0.1µF ceramic bypass capacitor to ground. However, in highly integrated power distribution systems, a dedicated capacitor might not be necessary. If the impedance between V<sub>IO</sub> and the next closest capacitor (≥ 0.1µF) is less than 100m $\Omega$  in series with 10nH, then a local capacitor is not needed. Otherwise, bypass  $V_{1O}$  to GND with a 0.1 $\mu$ F ceramic capacitor.

 $V_{\text{IO}}$  accepts voltages from 1.7V to 3.6V (V<sub>IO</sub>). Cycling V<sub>IO</sub> does not reset the I<sup>2</sup>C registers. When V<sub>IO</sub> is less than VIOUVLO and VSYS is less than VSYSUVLO, SDA and SCL are high-impedance.

## **I 2C Data Transfer**

One data bit is transferred during each SCL clock cycle. The data on SDA must remain stable during the high period of the SCL clock pulse. Changes in SDA while SCL is high are control signals. See the *I [2](#page-80-0)[C Start and Stop Conditions](#page-80-0)*  section. Each transmit sequence is framed by a START (S) condition and a STOP (P) condition. Each data packet is nine bits long: eight bits of data followed by the acknowledge bit. Data is transferred with the MSB first.

## <span id="page-80-0"></span>**I 2C Start and Stop Conditions**

When the serial interface is inactive, SDA and SCL idle high. A master device initiates communication by issuing a START condition. A START condition is a high-to-low transition on SDA with SCL high. A STOP condition is a low-to-high transition on SDA, while SCL is high. See [Figure 29](#page-81-0).

A START condition from the master signals the beginning of a transmission to the device. The master terminates transmission by issuing a not-acknowledge followed by a STOP condition (see the *I [2](#page-81-1)[C Acknowledge Bit](#page-81-1)* section for information on not-acknowledge). The STOP condition frees the bus. To issue a series of commands to the slave, the master can issue repeated start (Sr) commands instead of a STOP command to maintain control of the bus. In general a repeated start command is functionally equivalent to a regular start command.

<span id="page-81-0"></span>

*Figure 29. I2C Start and Stop Conditions* 

## <span id="page-81-1"></span>**I 2C Acknowledge Bit**

Both the I<sup>2</sup>C bus master and slave devices generate acknowledge bits when receiving data. The acknowledge bit is the last bit of each nine bit data packet. To generate an acknowledge (A), the receiving device must pull SDA low before the rising edge of the acknowledge-related clock pulse (ninth pulse) and keep it low during the high period of the clock pulse. See [Figure 30.](#page-81-2) To generate a not-acknowledge (nA), the receiving device allows SDA to be pulled high before the rising edge of the acknowledge-related clock pulse and leaves it high during the high period of the clock pulse.

Monitoring the acknowledge bits allows for detection of unsuccessful data transfers. An unsuccessful data transfer occurs if a receiving device is busy or if a system fault has occurred. In the event of an unsuccessful data transfer, the bus master should reattempt communication at a later time.

This device issues an ACK for all register addresses in the possible address space even if the particular register does not exist.

<span id="page-81-2"></span>

*Figure 30. Acknowledge Bit* 

## **I 2C Slave Address**

The I<sup>2</sup>C controller implements 7-bit slave addressing. An I<sup>2</sup>C bus master initiates communication with the slave by issuing a START condition followed by the slave address. See [Figure 31](#page-82-0). The OTP address is factory-programmable for one of two options. See [Table 20.](#page-81-3) All slave addresses not mentioned in [Table 20](#page-81-3) are not acknowledged.



## <span id="page-81-3"></span>**Table 20. I2C Slave Address Options**

## **Table 20. I2C Slave Address Options (continued)**



\*Perform all reads and writes on the main address. ADDR is a factory one-time programmable (OTP) option, allowing for address changes in the event of a bus conflict. *[Contact Maxim](https://www.maximintegrated.com/en/support/overview.html)* for more information.

\*\*When test mode is unlocked, the additional address is acknowledged. Test mode details are confidential. If possible, leave the test mode address unallocated to allow for the rare event that debugging needs to be performed in cooperation with Maxim.

<span id="page-82-0"></span>

*Figure 31. Slave Address Example* 

## **I 2C Clock Stretching**

In general, the clock signal generation for the I<sup>2</sup>C bus is the responsibility of the master device. The I<sup>2</sup>C specification allows slow slave devices to alter the clock signal by holding down the clock line. The process in which a slave device holds down the clock line is typically called clock stretching. The IC does not use any form of clock stretching to hold down the clock line.

## **I 2C General Call Address**

This device does not implement the I<sup>2</sup>C specifications general call address and does not acknowledge the general call address (0b0000\_0000).

## **I 2C Device ID**

This device does not support the I<sup>2</sup>C Device ID feature.

## **I 2C Communication Speed**

This device is compatible with all four communication speed ranges as defined by the Revision  $3.0\,^2C$  specification:

- 0Hz to 100kHz (Standard Mode)
- 0Hz to 400kHz (Fast Mode)
- 0Hz to 1MHz (Fast-Mode Plus)
- 0Hz to 3.4MHz (High-Speed Mode)

Operating in standard mode, fast mode, and fast-mode plus does not require any special protocols. The main consideration when changing bus speed through this range is the combination of the bus capacitance and pullup resistors. Larger values of bus capacitance and pullup resistance increase the time constant (C x R), slowing bus operation. Therefore, when increasing bus speeds, the pullup resistance must be decreased to maintain a reasonable time constant. Refer to the *Pullup Resistor Sizing* section of the I2C bus specification and user manual (available for free on the internet) for detailed guidance on the pullup resistor selection. In general for bus capacitances of 200pF, a 100kHz bus needs 5.6kΩ pullup resistors, a 400kHz bus needs about 1.5kΩ pullup resistors, and a 1MHz bus needs 680Ω pullup resistors. Remember that, while the open-drain bus is low, the pullup resistor is dissipating power, and lower value pullup resistors dissipate more power  $(V^2/R)$ .

Operating in high-speed mode requires some special considerations. For a full list of considerations, refer to the publicly available I2C bus specification and user manual. Major considerations with respect to this part are:

- The  $I^2C$  bus master uses current source pullups to shorten the signal rise.
- The  $12C$  slave must use a different set of input filters on its SDA and SCL lines to accommodate for the higher bus.
- The communication protocols need to utilize the high-speed master code.

At power-up and after each stop condition, the bus input filters are set for standard mode, fast mode, and fast-mode plus (i.e., 0Hz to 1MHz). To switch the input filters for high-speed mode, use the high-speed master code protocols that are described in the *I [2](#page-86-0)[C Communication Protocols](#page-86-0)* section.

## **I 2C Communication Protocols**

Both writing to and reading from registers are supported as described in the following subsections.

#### **Writing to a Single Register**

[Figure 32](#page-83-0) shows the protocol for the  $12C$  master device to write one byte of data to this device. This protocol is the same as the SMBus specification's write byte protocol.

The write byte protocol is as follows:

- 1. The master sends a start command (S).
- 2. The master sends the 7-bit slave address followed by a write bit  $(R/W = 0)$ .
- 3. The addressed slave asserts an acknowledge (A) by pulling SDA low.
- 4. The master sends an 8-bit register pointer.
- 5. The slave acknowledges the register pointer.
- 6. The master sends a data byte.
- 7. The slave updates with the new data.
- 8. The slave acknowledges or not acknowledges the data byte. The next rising edge on SDA loads the data byte into its target register and the data becomes active.
- 9. The master sends a stop condition (P) or a repeated start condition (Sr). Issuing a P ensures that the bus input filters are set for 1MHz or slower operation. Issuing an Sr leaves the bus input filters in their current state.

<span id="page-83-0"></span>

*Figure 32. Writing to a Single Register with the Write Byte Protocol* 

### **Writing Multiple Bytes to Sequential Registers**

[Figure 33](#page-84-0) shows the protocol for writing to sequential registers. This protocol is similar to the write byte protocol, except the master continues to write after it receives the first byte of data. When the master is done writing, it issues a stop or repeated start.

The writing to sequential registers protocol is as follows:

- 1. The master sends a start command (S).
- 2. The master sends the 7-bit slave address followed by a write bit  $(R/W = 0)$ .
- 3. The addressed slave asserts an acknowledge (A) by pulling SDA low.
- 4. The master sends an 8-bit register pointer.
- 5. The slave acknowledges the register pointer.
- 6. The master sends a data byte.
- 7. The slave acknowledges the data byte. The next rising edge on SDA loads the data byte into its target register and the data becomes active.
- 8. Steps 6 to 7 are repeated as many times as the master requires.
- 9. During the last acknowledge related clock pulse, the master can issue an acknowledge or a not acknowledge.
- 10. The master sends a stop condition (P) or a repeated start condition (Sr). Issuing a P ensures that the bus input filters are set for 1MHz or slower operation. Issuing an Sr leaves the bus input filters in their current state.

<span id="page-84-0"></span>

*Figure 33. Writing to Sequential Registers X to N* 

#### **Reading from a Single Register**

[Figure 34](#page-85-0) shows the protocol for the I2C master device to read one byte of data. This protocol is the same as the SMBus specification's read byte protocol.

The read byte protocol is as follows:

- 1. The master sends a start command (S).
- 2. The master sends the 7-bit slave address followed by a write bit  $(R/W = 0)$ .
- 3. The addressed slave asserts an acknowledge (A) by pulling SDA low.
- 4. The master sends an 8-bit register pointer.
- 5. The slave acknowledges the register pointer.
- 6. The master sends a repeated start command (Sr).
- 7. The master sends the 7-bit slave address followed by a read bit  $(R/W = 1)$ .
- 8. The addressed slave asserts an acknowledge by pulling SDA low.
- 9. The addressed slave places 8-bits of data on the bus from the location specified by the register pointer.
- 10. The master issues a not acknowledge (nA).
- 11. The master sends a stop condition (P) or a repeated start condition (Sr). Issuing a P ensures that the bus input filters are set for 1MHz or slower operation. Issuing an Sr leaves the bus input filters in their current state.

Note that when this device receives a stop, the register pointer is not modified. Therefore, if the master re-reads the same register, it can immediately send another read command, omitting the command to send a register pointer.

<span id="page-85-0"></span>

*Figure 34. Reading from a Single Register with the Read Byte Protocol* 

#### **Reading from Sequential Registers**

[Figure 35](#page-86-1) shows the protocol for reading from sequential registers. This protocol is similar to the read byte protocol except the master issues an acknowledge to signal the slave that it wants more data: when the master has all the data it requires it issues a not acknowledge (nA) and a stop (P) to end the transmission. The continuous read from sequential registers protocol is as follows:

- 1. The master sends a start command (S).
- 2. The master sends the 7-bit slave address followed by a write bit  $(R/W = 0)$ .
- 3. The addressed slave asserts an acknowledge (A) by pulling SDA low.
- 4. The master sends an 8-bit register pointer.
- 5. The slave acknowledges the register pointer.
- 6. The master sends a repeated start command (Sr).
- 7. The master sends the 7-bit slave address followed by a read bit  $(R/W = 1)$ .
- 8. The addressed slave asserts an acknowledge by pulling SDA low.
- 9. The addressed slave places 8-bits of data on the bus from the location specified by the register pointer.
- 10. The master issues an acknowledge (A) signaling the slave that it wishes to receive more data.
- 11. Steps 9 to 10 are repeated as many times as the master requires. Following the last byte of data, the master must issue a not acknowledge (nA) to signal that it wishes to stop receiving data.
- 12. The master sends a stop condition (P) or a repeated start condition (Sr). Issuing a stop (P) ensures that the bus input filters are set for 1MHz or slower operation. Issuing an Sr leaves the bus input filters in their current state.

Note that when this device receives a stop it does not modify its register pointer. Therefore, if the master re-reads the same register, it can immediately send another read command, omitting the command to send a register pointer.

<span id="page-86-1"></span>

*Figure 35. Reading Continuously from Sequential Registers X to N* 

### <span id="page-86-0"></span>**Engaging HS-Mode for Operation up to 3.4MHz**

[Figure 36](#page-86-2) shows the protocol for engaging HS-mode operation. HS-mode operation allows for a bus operating speed up to 3.4MHz. The engaging HS-mode protocol is as follows:

- 1. Begin the protocol while operating at a bus speed of 1MHz or lower.
- 2. The master sends a start command (S).
- 3. The master sends the 8-bit master code of 0b0000 1XXX where 0bXXX are don't care bits.
- 4. The addressed slave issues a not acknowledge (nA).
- 5. The master may now increase its bus speed up to 3.4MHz and issue any read/write operation.

The master may continue to issue high-speed read/write operations until a stop (P) is issued. To continue operations in high-speed mode, use repeated start (Sr)

<span id="page-86-2"></span>

*Figure 36. Engaging HS Mode* 

## **Register Map**

## <span id="page-87-0"></span>**MAX77654**





## **Register Details**

### <span id="page-88-0"></span>**[INT\\_GLBL0 \(0x00\)](#page-87-0)**





#### <span id="page-89-0"></span>**[INT\\_GLBL1 \(0x04\)](#page-87-0)**







#### <span id="page-90-0"></span>**[ERCFLAG \(0x05\)](#page-87-0)**





#### <span id="page-91-0"></span>**[STAT\\_GLBL \(0x06\)](#page-87-0)**





### <span id="page-91-1"></span>**[INTM\\_GLBL1 \(0x08\)](#page-87-0)**





### <span id="page-92-0"></span>**[INTM\\_GLBL0 \(0x09\)](#page-87-0)**





### <span id="page-93-0"></span>**[CNFG\\_GLBL \(0x10\)](#page-87-0)**





### <span id="page-94-0"></span>**[CNFG\\_GPIO0 \(0x11\)](#page-87-0)**





### <span id="page-95-0"></span>**[CNFG\\_GPIO1 \(0x12\)](#page-87-0)**



### <span id="page-95-1"></span>**[CNFG\\_GPIO2 \(0x13\)](#page-87-0)**





### <span id="page-96-0"></span>**[CID \(0x14\)](#page-87-0)**



### <span id="page-96-1"></span>**[CNFG\\_WDT \(0x17\)](#page-87-0)**





### <span id="page-97-0"></span>**[INT\\_CHG \(0x01\)](#page-87-0)**





### <span id="page-98-0"></span>**[STAT\\_CHG\\_A \(0x02\)](#page-87-0)**



### <span id="page-99-0"></span>**[STAT\\_CHG\\_B \(0x03\)](#page-87-0)**



### <span id="page-99-1"></span>**[INT\\_M\\_CHG \(0x07\)](#page-87-0)**





### <span id="page-100-0"></span>**[CNFG\\_CHG\\_A \(0x20\)](#page-87-0)**





### <span id="page-100-1"></span>**[CNFG\\_CHG\\_B \(0x21\)](#page-87-0)**





### <span id="page-101-0"></span>**[CNFG\\_CHG\\_C \(0x22\)](#page-87-0)**



### <span id="page-102-0"></span>**[CNFG\\_CHG\\_D \(0x23\)](#page-87-0)**



### <span id="page-102-1"></span>**[CNFG\\_CHG\\_E \(0x24\)](#page-87-0)**



### <span id="page-102-2"></span>**[CNFG\\_CHG\\_F \(0x25\)](#page-87-0)**





### <span id="page-103-0"></span>**[CNFG\\_CHG\\_G \(0x26\)](#page-87-0)**



## <span id="page-103-1"></span>**[CNFG\\_CHG\\_H \(0x27\)](#page-87-0)**





### <span id="page-104-0"></span>**[CNFG\\_CHG\\_I \(0x28\)](#page-87-0)**



### <span id="page-105-0"></span>**[CNFG\\_SBB0\\_A \(0x29\)](#page-87-0)**



#### <span id="page-105-1"></span>**[CNFG\\_SBB0\\_B \(0x2A\)](#page-87-0)**





### <span id="page-106-0"></span>**[CNFG\\_SBB1\\_A \(0x2B\)](#page-87-0)**



### <span id="page-106-1"></span>**[CNFG\\_SBB1\\_B \(0x2C\)](#page-87-0)**





### <span id="page-107-0"></span>**[CNFG\\_SBB2\\_A \(0x2D\)](#page-87-0)**



### <span id="page-107-1"></span>**[CNFG\\_SBB2\\_B \(0x2E\)](#page-87-0)**




## **[CNFG\\_SBB\\_TOP \(0x2F\)](#page-87-0)**



### **[CNFG\\_LDO0\\_A \(0x38\)](#page-87-0)**





### **[CNFG\\_LDO0\\_B \(0x39\)](#page-87-0)**





### **[CNFG\\_LDO1\\_A \(0x3A\)](#page-87-0)**





### **[CNFG\\_LDO1\\_B \(0x3B\)](#page-87-0)**



## **Typical Application Circuits**

## **Typical Applications Circuit**



## **Ordering Information**



*+Denotes a lead(Pb)-free/RoHS-compliant package.* 

*T = Tape and reel.* 

*\*Custom samples only. Not for production or stock. Contact factory for more information.* 

*\*\*Future product[—contact factory](https://maximsupport.microsoftcrmportals.com/en-US/support-center/) for availability.* 

## **Revision History**



For pricing, delivery, and ordering information, please visit Maxim Integrated's online storefront at https://www.maximintegrated.com/en/storefront/storefront.html.

*Maxim Integrated cannot assume responsibility for use of any circuitry other than circuitry entirely embodied in a Maxim Integrated product. No circuit patent licenses are implied. Maxim Integrated reserves the right to change the circuitry and specifications without notice at any time. The parametric values (min and max limits*) shown in the Electrical Characteristics table are guaranteed. Other parametric values quoted in this data sheet are provided for guidance.