

Sample &

Buy



DS100MB203

SNLS396D - JANUARY 2012 - REVISED JANUARY 2016

# DS100MB203 10.3125 Gbps Dual Lane 2:1/1:2 Mux/Buffer With Equalization and De-Emphasis

Technical

Documents

#### Features 1

- 10.3125 Gbps Dual Lane 2:1 Mux. 1:2 Switch or Fan-Out
- Low 390 mW Total Power (Typical)
- Advanced Signal Conditioning Features:
  - Receive Equalization Up to 36 dB at 5 GHz
  - Transmit De-Emphasis Up to -12 dB
  - Transmit Output Voltage Control: 600 mV to \_ 1300 mV
- Programmable Through Pin Selection, EEPROM . or SMBus Interface
- Selectable 2.5-V or 3.3-V Supply Voltage
- -40°C to 85°C Operating Temperature Range

#### 2 Applications

- 10GE, 10G-KR
- PCIe Gen-1/2/3
- SAS2/SATA3 (Up to 6 Gbps)
- XAUI, RXAUI

#### 3 Description

The DS100MB203 device is a dual port 2:1 multiplexer and 1:2 switch or fan-out buffer with signal conditioning suitable for 10GE, 10G-KR (802.3ap), PCle. Fibre Channel. Infiniband. SATA3/SAS2 and other high-speed bus applications with data rates up to 10.3125 Gbps.



Contraduct situation controls and a mode (Erkonic to the configuration, the connections a For SMBus Master Mode or Pin Mode configuration, the connections a (2) SMBus signals must be pulled up elsewhere in the system.
 Schematic requires different connections for 2.5 V mode.
 Schematic requires guiltup resistor for 10G-KR Mode.

The continuous time linear equalizer (CTLE) of the receiver provides necessary boost to compensate up to 40" FR-4 or 10m cable (AWG-24) at 10.3125 Gbps - This on-chip feature eliminates the need for external signal conditioners. The transmitter features a programmable amplitude voltage levels to be selectable from 600 mVp-p to 1300 mVp-p and De-Emphasis of up to 12 dB.

Support &

Community

20

Tools &

Software

The DS100MB203 can be configured to support SAS/SATA, 10G-KR or other signaling PCIe. protocols. When operating in 10G-KR and PCIe Gen-3 mode, the DS100MB203 transparently allows the host controller and the end point to optimize the full link and negotiate transmit equalizer coefficients. This seamless management of the link training protocol ensures system level interoperability with minimum latency.

The programmable settings can be applied through pin settings, SMBus (I<sup>2</sup>C) protocol or loaded directly from an external EEPROM. When operating in the EEPROM mode, the configuration information is automatically loaded on power up, which eliminates the need for an external microprocessor or software driver.

#### Device Information<sup>(1)</sup>

| PART NUMBER | PACKAGE   | BODY SIZE (NOM)    |
|-------------|-----------|--------------------|
| DS100MB203  | WQFN (54) | 10.00 mm × 5.50 mm |

(1) For all available packages, see the orderable addendum at the end of the data sheet.

#### **Typical Application**



An IMPORTANT NOTICE at the end of this data sheet addresses availability, warranty, changes, use in safety-critical applications, intellectual property matters and other important disclaimers. PRODUCTION DATA.

Page

# **Table of Contents**

| 1 | Features 1     |                                                                 |  |  |  |  |
|---|----------------|-----------------------------------------------------------------|--|--|--|--|
| 2 | Applications 1 |                                                                 |  |  |  |  |
| 3 | Des            | cription1                                                       |  |  |  |  |
| 4 | Rev            | ision History 2                                                 |  |  |  |  |
| 5 | Pin            | Configuration and Functions 3                                   |  |  |  |  |
| 6 | Spe            | cifications7                                                    |  |  |  |  |
|   | 6.1            | Absolute Maximum Ratings 7                                      |  |  |  |  |
|   | 6.2            | ESD Ratings7                                                    |  |  |  |  |
|   | 6.3            | Recommended Operating Conditions                                |  |  |  |  |
|   | 6.4            | Thermal Information7                                            |  |  |  |  |
|   | 6.5            | Electrical Characteristics                                      |  |  |  |  |
|   | 6.6            | Electrical Characteristics – Serial Management Bus<br>Interface |  |  |  |  |
|   | 6.7            | Timing Requirements – Serial Bus Interface 11                   |  |  |  |  |
|   | 6.8            | Typical Characteristics 13                                      |  |  |  |  |
| 7 | Deta           | ailed Description 14                                            |  |  |  |  |
|   | 7.1            | Overview 14                                                     |  |  |  |  |
|   | 7.2            | Functional Block Diagram 14                                     |  |  |  |  |
|   | 7.3            | Feature Description 15                                          |  |  |  |  |
|   |                |                                                                 |  |  |  |  |

|    | 7.4  | Device Functional Modes           | 15 |
|----|------|-----------------------------------|----|
|    | 7.5  | Programming                       | 19 |
|    | 7.6  | Register Maps                     | 20 |
| 8  | Appl | ication and Implementation        | 40 |
|    | 8.1  | Application Information           | 40 |
|    | 8.2  | Typical Application               | 41 |
| 9  | Pow  | er Supply Recommendations         | 42 |
|    | 9.1  | Power Supply Bypassing            | 42 |
| 10 | Layo | out                               | 44 |
|    | 10.1 |                                   |    |
|    | 10.2 | Layout Example                    | 45 |
| 11 |      | ice and Documentation Support     |    |
|    | 11.1 |                                   |    |
|    | 11.2 |                                   |    |
|    | 11.3 | Trademarks                        | 46 |
|    | 11.4 | Electrostatic Discharge Caution   | 46 |
|    | 11.5 | Glossary                          | 46 |
| 12 | Мес  | hanical, Packaging, and Orderable |    |
|    |      | mation                            | 46 |
|    |      |                                   |    |

## **4** Revision History

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

| Changes from Revision C (November 2015) to Revision D |                                         |   |  |  |
|-------------------------------------------------------|-----------------------------------------|---|--|--|
| •                                                     | Changed Signal detect pattern at 8 Gbps | 8 |  |  |
|                                                       |                                         |   |  |  |

#### Changes from Revision B (April 2013) to Revision C

| Cł | hanges from Revision A (April 2013) to Revision B  | Page |
|----|----------------------------------------------------|------|
| •  | Changed layout of National Data Sheet to TI format | 1    |



#### Pin Configuration and Functions 5



NJY Package 54-Pin WQFN

DS100MB203 SNLS396D-JANUARY 2012-REVISED JANUARY 2016

www.ti.com

**ISTRUMENTS** 

EXAS

#### Pin Functions: Common Connections<sup>(1)</sup>

| PIN                                             |                                                                                                  |                     |                                                                                                                                                                                                                       |  |  |  |  |
|-------------------------------------------------|--------------------------------------------------------------------------------------------------|---------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| NAME                                            | NO.                                                                                              | TYPE                | DESCRIPTION                                                                                                                                                                                                           |  |  |  |  |
| DIFFERENTIAL                                    | HIGH-SPEED IN                                                                                    | PUTS AND OUT        | PUTS                                                                                                                                                                                                                  |  |  |  |  |
| D_IN0+,<br>D_IN0-,<br>D_IN1+,<br>D_IN1-         | 10, 11, 15, 16                                                                                   | I                   | Inverting and noninverting CML differential inputs to the equalizer. A gated on-chip 50- $\Omega$ termination resistor connects D_INn+ to VDD and D_INn- to VDD when enabled. AC coupling required on high-speed I/O. |  |  |  |  |
| D_OUT0+, D_<br>OUT0-,<br>D_OUT1+,<br>D_OUT1-    | 3, 4, 7, 8                                                                                       | 0                   | Inverting and noninverting low power differential signaling $50-\Omega$ outputs with de-<br>emphasis. Fully compatible with AC-coupled CML inputs. AC coupling required on<br>high-speed I/O.                         |  |  |  |  |
| S_INA0+,<br>S_INA0-,<br>S_INA1+,<br>S_INA1-     | 45, 44, 40, 39                                                                                   | I                   | Inverting and noninverting CML differential inputs to the equalizer. An on-chip $50$ - $\Omega$ termination resistor connects S_INAn+ to VDD and S_INAn- to VDD. AC coupling required on high-speed I/O.              |  |  |  |  |
| S_INB0+,<br>S_INB0-,<br>S_INB1+,<br>S_INB1-     | 43, 42, 38, 37                                                                                   | I                   | Inverting and noninverting CML differential inputs to the equalizer. An on-chip $50-\Omega$ termination resistor connects S_INBn+ to VDD and S_INBn- to VDD. AC coupling required on high-speed I/O.                  |  |  |  |  |
| S_OUTA0+,<br>S_OUTA0-,<br>S_OUTA1+,<br>S_OUTA1- | 35, 34, 31, 30                                                                                   | 0                   | Inverting and noninverting low power differential signaling 50- $\Omega$ outputs with deemphasis. Fully compatible with AC-coupled CML inputs.                                                                        |  |  |  |  |
| S_OUTB0+,<br>S_OUTB0-,<br>S_OUTB1+,<br>S_OUTB1- | 33, 32, 29, 28                                                                                   | 0                   | Inverting and noninverting low power differential signaling $50$ - $\Omega$ outputs with de-<br>emphasis. Fully compatible with AC-coupled CML inputs. AC coupling required on<br>high-speed I/O.                     |  |  |  |  |
| CONTROL PIN                                     | S - SHARED (LV                                                                                   | CMOS)               |                                                                                                                                                                                                                       |  |  |  |  |
| ENSMB                                           | 48                                                                                               | I, FLOAT,<br>LVCMOS | System Management Bus (SMBus) enable pin<br>Tie 1 k $\Omega$ to VDD = register access SMBus slave mode<br>FLOAT = read external EEPROM (master SMBUS mode)<br>Tie 1 k $\Omega$ to GND = Pin Mode                      |  |  |  |  |
| CONTROL PIN                                     | S—BOTH PIN AN                                                                                    | ND SMBus MODE       | S (LVCMOS)                                                                                                                                                                                                            |  |  |  |  |
| RESET                                           | 52                                                                                               | I, LVCMOS           | 0: Normal operation (device is enabled).<br>1: low power mode.                                                                                                                                                        |  |  |  |  |
| VDD_SEL                                         | _SEL 25 I, FLOAT Controls the internal regulator<br>FLOAT: 2.5-V mode<br>Tied to GND: 3.3-V mode |                     | FLOAT: 2.5-V mode                                                                                                                                                                                                     |  |  |  |  |
| POWER                                           | POWER                                                                                            |                     |                                                                                                                                                                                                                       |  |  |  |  |
| GND                                             | DAP                                                                                              | Power               | Ground pad (DAP - die attach pad).                                                                                                                                                                                    |  |  |  |  |
| VDD                                             | 9, 14,36, 41,<br>51                                                                              | Power               | Power supply pins CML/analog<br>2.5-V mode, connect to 2.5 V ±5%<br>3.3-V mode, connect 0.1-uF cap to each VDD pin                                                                                                    |  |  |  |  |
| VIN                                             | 24                                                                                               | Power               | In 3.3-V mode, feed 3.3 V ±10% to VIN<br>In 2.5-V mode, leave floating.                                                                                                                                               |  |  |  |  |

(1) LVCMOS inputs without the "Float" conditions must be driven to a logic low or high at all times or operation is not ensured. Input edge rate for LVCMOS/FLOAT inputs must be faster than 50 ns from 10–90%. For 3.3-V mode operation, VIN pin = 3.3 V and the "VDD" for the 4-level input is 3.3 V. For 2.5-V mode operation, VDD pin = 2.5 V and the "VDD" for the 4-level input is 2.5 V.



### DS100MB203

SNLS396D – JANUARY 2012 – REVISED JANUARY 2016

|             | Pin Functions: SMBus/EEPROM Control |                                 |                                                                                                                                                                                                                                                                                                                                                                                                         |  |  |  |
|-------------|-------------------------------------|---------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| F           | PIN                                 | ТҮРЕ                            | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                             |  |  |  |
| NAME        | NO.                                 |                                 |                                                                                                                                                                                                                                                                                                                                                                                                         |  |  |  |
| ENSMB = 1 ( | SMBUS SLAVE                         | MODE), FLOA                     | T (SMBUS MASTER MODE)                                                                                                                                                                                                                                                                                                                                                                                   |  |  |  |
| AD0-AD3     | 54, 53, 47,<br>46                   | I, LVCMOS                       | ENSMB master or slave mode<br>SMBus slave address Inputs. In SMBus mode, these pins are the user set SMBus slave<br>address inputs.                                                                                                                                                                                                                                                                     |  |  |  |
| READ_EN     | 26                                  | I, LVCMOS                       | ENSMB = FLOAT (SMBUS master mode)<br>When using an external EEPROM, a transition from high to low starts the load from the<br>external EEPROM                                                                                                                                                                                                                                                           |  |  |  |
| SCL         | 50                                  | I, LVCMOS,<br>O, Open-<br>drain | ENSMB master or slave mode<br>SMBUS clock input pin is enabled (slave mode)<br>SMBUS clock output when loading configuration from EEPROM (master mode)                                                                                                                                                                                                                                                  |  |  |  |
| SDA         | 49                                  | I, LVCMOS,<br>O, Open-<br>drain | ENSMB Master or Slave mode<br>The SMBus bidirectional SDA pin is enabled. Data input or open drain (pulldown only)<br>output.                                                                                                                                                                                                                                                                           |  |  |  |
| CONTROL P   | INS-BOTH PIN                        | AND SMBus                       | MODES (LVCMOS)                                                                                                                                                                                                                                                                                                                                                                                          |  |  |  |
| INPUT_EN    | 22                                  | I, 4-LEVEL,<br>LVCMOS           | 0: Normal operation, FANOUT is disabled, use SEL0/1 to select the A or B input/output (see SEL0/1 pin), input always enabled with 50 $\Omega$ .<br>20k $\Omega$ to GND: Reserved<br>FLOAT: AUTO - Use RX Detect, SEL0/1 to determine which input or output to enable,<br>FANOUT is disable<br>1: Normal operation, FANOUT is enabled (both S_OUT0/1 are ON). Input always enabled<br>with 50 $\Omega$ . |  |  |  |
| MODE        | 21                                  | I, 4-LEVEL,<br>LVCMOS           | 0: SATA/SAS, PCIe GEN 1/2 and 10GE<br>FLOAT: AUTO (PCIe GEN 1/2 or GEN 3)<br>1: 10-KR                                                                                                                                                                                                                                                                                                                   |  |  |  |
| SEL0        | 23                                  | I, 4-LEVEL,<br>LVCMOS           | Select pin for Lane 0.<br>0: selects input <b>S_INB0±</b> , output <b>S_OUTB0±</b> .<br>20 kΩ to GND: selects input <b>S_INB0±</b> , output <b>S_OUTA0±</b> .<br>FLOAT: selects input <b>S_INA0±</b> , output <b>S_OUTB0±</b> .<br>1: selects input <b>S_INA0±</b> , output <b>S_OUTA0±</b> .                                                                                                           |  |  |  |
| SEL1        | 26                                  | I, 4-LEVEL,<br>LVCMOS           | Select pin for Lane 1.<br>0: selects input <b>S_INB1±</b> , output <b>S_OUTB1±</b> .<br>20 kΩ to GND: selects input <b>S_INB1±</b> , output <b>S_OUTA1±</b> .<br>FLOAT: selects input <b>S_INA1±</b> , output <b>S_OUTB1±</b> .<br>1: selects input <b>S_INA1±</b> , output <b>S_OUTA1±</b> .                                                                                                           |  |  |  |
| OUTPUT (LV  | CMOS)                               |                                 |                                                                                                                                                                                                                                                                                                                                                                                                         |  |  |  |
| ALL_DONE    | 27                                  | 0, LVCMOS                       | Valid Register Load Status Output<br>0: External EEPROM load passed<br>1: External EEPROM load failed                                                                                                                                                                                                                                                                                                   |  |  |  |

SNLS396D – JANUARY 2012 – REVISED JANUARY 2016

www.ti.com

Texas Instruments

|                                        | Pin Functions: Pin Control |                       |                                                                                                                                                                                                                                                                                                                                                                                                         |  |  |
|----------------------------------------|----------------------------|-----------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| PIN                                    |                            | ТҮРЕ                  | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                             |  |  |
| NAME                                   | NO.                        | TIPE                  | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                             |  |  |
| ENSMB = 0 (                            | PIN MODE)                  |                       |                                                                                                                                                                                                                                                                                                                                                                                                         |  |  |
| DEM_S0,<br>DEM_S1<br>DEM_D0,<br>DEM_D1 | 49, 50, 53,<br>54          | I, 4-LEVEL,<br>LVCMOS | DEM_D[1:0] and DEM_S[1:0] control the level of VOD and de-emphasis on the high-speed output. The outputs are organized into two sides. The D side is controlled with the DEM_D[1:0] pins and the S side is controlled with the DEM_S[1:0] pins. See Table 3.                                                                                                                                            |  |  |
| EQ_D0,<br>EQ_D1<br>EQ_S0,<br>EQ_S1     | 20, 19, 46,<br>47          | I, 4-LEVEL,<br>LVCMOS | EQ_D[1:0] and EQ_S[1:0] control the level of equalization on the high-speed input pins. The inputs are organized into two sides. The D side is controlled with the EQ_D[1:0] pins and the S side is controlled with the EQ_S[1:0] pins. See Table 2.                                                                                                                                                    |  |  |
| CONTROL P                              | INS-BOTH PIN               | AND SMBus M           | NODES (LVCMOS)                                                                                                                                                                                                                                                                                                                                                                                          |  |  |
| INPUT_EN                               | 22                         | I, 4-LEVEL,<br>LVCMOS | 0: Normal operation, FANOUT is disabled, use SEL0/1 to select the A or B input/output (see SEL0/1 pin), input always enabled with 50 $\Omega$ .<br>20k $\Omega$ to GND: Reserved<br>FLOAT: AUTO - Use RX Detect, SEL0/1 to determine which input or output to enable,<br>FANOUT is disable<br>1: Normal operation, FANOUT is enabled (both S_OUT0/1 are ON). Input always enabled<br>with 50 $\Omega$ . |  |  |
| MODE                                   | 21                         | I, 4-LEVEL,<br>LVCMOS | 0: SATA/SAS, PCIe GEN 1/2 and 10GE<br>FLOAT: AUTO (PCIe GEN 1/2 or GEN 3)<br>1: 10-KR                                                                                                                                                                                                                                                                                                                   |  |  |
| SEL0                                   | 23                         | I, 4-LEVEL,<br>LVCMOS | Select pin for lane 0.<br>0: selects input <b>S_INB0±</b> , output <b>S_OUTB0±</b> .<br>20kΩ to GND: selects input <b>S_INB0±</b> , output <b>S_OUTA0±</b> .<br>FLOAT: selects input <b>S_INA0±</b> , output <b>S_OUTB0±</b> .<br>1: selects input <b>S_INA0±</b> , output <b>S_OUTA0±</b> .                                                                                                            |  |  |
| SEL1                                   | 26                         | I, 4-LEVEL,<br>LVCMOS | Select pin for Lane 1.<br>0: selects input <b>S_INB1±</b> , output <b>S_OUTB1±</b> .<br>20kΩ to GND: selects input <b>S_INB1±</b> , output <b>S_OUTA1±</b> .<br>FLOAT: selects input <b>S_INA1±</b> , output <b>S_OUTB1±</b> .<br>1: selects input <b>S_INA1±</b> , output <b>S_OUTA1±</b> .                                                                                                            |  |  |



## 6 Specifications

### 6.1 Absolute Maximum Ratings

See (1)(2)(3).

|                                       |                                   |  | MIN  | MAX  | UNIT |
|---------------------------------------|-----------------------------------|--|------|------|------|
| Supply voltage (VDD - 2.5-V mode      |                                   |  | -0.5 | 2.75 | V    |
| Supply voltage (VIN - 3.3-V mode)     |                                   |  | -0.5 | 4    | V    |
| LVCMOS input / output voltage         |                                   |  | -0.5 | 4    | V    |
| CML input voltage                     | age -0.5 (VDD + 0.5)              |  | V    |      |      |
| CML input current                     |                                   |  | -30  | 30   | mA   |
| Junction temperature                  |                                   |  | 125  |      | °C   |
| Lead temperature                      | Soldering (4 sec.) <sup>(3)</sup> |  |      | 260  | °C   |
| Storage temperature, T <sub>stg</sub> |                                   |  | 150  | °C   |      |

(1) Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

(2) If Military/Aerospace specified devices are required, please contact the Texas Instruments Sales Office/Distributors for availability and specifications.

(3) Soldering Information: SNOA549

### 6.2 ESD Ratings

|  |                                                                   |                         |                                                                                | VALUE | UNIT |
|--|-------------------------------------------------------------------|-------------------------|--------------------------------------------------------------------------------|-------|------|
|  | Human body model (HBM), per ANSI/ESDA/JEDEC JS-001 <sup>(1)</sup> | ±3000                   | V                                                                              |       |      |
|  | V <sub>(ESD)</sub>                                                | Electrostatic discharge | Charged-device model (CDM), per JEDEC specification JESD22-C101 <sup>(2)</sup> | ±1000 | V    |

(1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.

(2) JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.

#### 6.3 Recommended Operating Conditions

|                         |                    | MIN   | NOM | MAX   | UNIT  |
|-------------------------|--------------------|-------|-----|-------|-------|
| Supply voltage          | 2.5-V mode         | 2.375 | 2.5 | 2.625 | V     |
|                         | 3.3-V mode         | 3     | 3.3 | 3.6   | V     |
| Ambient temperature     |                    | -40   | 25  | 85    | °C    |
| SMBus (SDA, SCL)        |                    |       |     | 3.6   | V     |
| Supply noise up to 50 I | MHz <sup>(1)</sup> |       |     | 100   | mVp-p |

(1) Allowed supply noise (mVp-p sine wave) under typical conditions.

#### 6.4 Thermal Information

|                       |                                                                   | DS100MB203 |      |
|-----------------------|-------------------------------------------------------------------|------------|------|
|                       | THERMAL METRIC <sup>(1)</sup>                                     | NYJ (WQFN) | UNIT |
|                       |                                                                   | 54 PINS    |      |
| $R_{\thetaJA}$        | Junction-to-ambient thermal resistance, No Airflow, 4 layer JEDEC | 26.6       | °C/W |
| R <sub>0JC(top)</sub> | Junction-to-case (top) thermal resistance                         | 10.8       | °C/W |
| $R_{\theta JB}$       | Junction-to-board thermal resistance                              | 4.4        | °C/W |
| ΨJT                   | Junction-to-top characterization parameter                        | 0.2        | °C/W |
| ΨJB                   | Junction-to-board characterization parameter                      | 4.3        | °C/W |
| R <sub>0JC(bot)</sub> | Junction-to-case (bottom) thermal resistance                      | 1.5        | °C/W |

(1) For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report, SPRA953.

SNLS396D-JANUARY 2012-REVISED JANUARY 2016

NSTRUMENTS

EXAS

www.ti.com

#### 6.5 Electrical Characteristics<sup>(1)(2)</sup>

| PAI                          | RAMETER                                                              | TEST CONDIT                                                                                                                  | IONS               | MIN  |      |     | UNIT  |
|------------------------------|----------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------|--------------------|------|------|-----|-------|
| POWER                        |                                                                      |                                                                                                                              |                    |      |      |     |       |
| PD                           | Dowor discipation                                                    | EQ Enabled, VOD = 1 Vp-p,                                                                                                    | VDD = 2.5-V supply |      | 390  | 499 | mW    |
|                              | Power dissipation                                                    | RESET = 0                                                                                                                    | VIN = 3.3-V supply |      | 515  | 684 | mW    |
| LVCMOS / LVT1                | L DC SPECIFICATION                                                   | S                                                                                                                            |                    |      |      |     |       |
| V <sub>ih</sub>              | High-level input voltage                                             |                                                                                                                              |                    | 2    |      | VDD | V     |
| V <sub>il</sub>              | Low-level input voltage                                              |                                                                                                                              |                    | 0    |      | 0.8 | V     |
| V <sub>oh</sub>              | High-level output<br>voltage (ALL_DONE<br>pin)                       | I <sub>oh</sub> = −4mA                                                                                                       |                    | 2    |      |     | V     |
| V <sub>ol</sub>              | Low-level output<br>voltage (ALL_DONE<br>pin)                        | I <sub>ol</sub> = 4mA                                                                                                        |                    |      |      | 0.4 | V     |
|                              | Input high current<br>(RESET pin)                                    | VIN = 3.6 V,<br>LVCMOS = 3.6 V                                                                                               |                    | -15  |      | 15  | μA    |
| l <sub>ih</sub>              | Input high current<br>with internal resistors<br>(4–level input pin) | VIN = 3.6 V,<br>LVCMOS = 3.6 V                                                                                               |                    | 20   |      | 150 | μA    |
|                              | Input low current<br>(RESET pin)                                     | VIN = 3.6 V,<br>LVCMOS = 0 V                                                                                                 |                    | -15  |      | 15  | μA    |
| l <sub>il</sub>              | Input low current with<br>internal resistors<br>(4–level input pin)  | VIN = 3.6 V,<br>LVCMOS = 0 V                                                                                                 |                    | -160 |      | -40 | μA    |
| CML RECEIVER                 | INPUTS (IN_n+, IN_n-                                                 | )                                                                                                                            | <b>I</b>           |      |      | 1   |       |
|                              |                                                                      | 0.05 - 1.25 GHz                                                                                                              |                    |      | -16  |     | dB    |
| RL <sub>rx-diff</sub>        | RX differential return<br>loss                                       | 1.25 - 2.5 GHz                                                                                                               |                    |      | -16  |     | dB    |
|                              | 1033                                                                 | 2.5 - 4.0 GHz                                                                                                                |                    |      | -14  |     | dB    |
|                              | RX common-mode                                                       | 0.05 - 2.5 GHz                                                                                                               |                    |      | -12  |     | dB    |
| RLrx-cm                      | return loss                                                          | 2.5 - 4.0 GHz                                                                                                                |                    |      | -8   |     | dB    |
| Zrx-dc                       | RX DC common-<br>mode impedance                                      | Tested at VDD = 2.5 V                                                                                                        |                    | 40   | 50   | 60  | Ω     |
| Zrx-diff-dc                  | RX DC differntial mode impedance                                     | Tested at VDD = 2.5 V                                                                                                        |                    | 80   | 100  | 120 | Ω     |
| Vrx-signal-det-<br>diff-pp   | Signal detect assert level for active data signal                    | 0101 pattern at 8 Gbps                                                                                                       |                    |      | 180  |     | mVp-p |
| Vrx-idle-det-diff-<br>pp     | Signal detect de-<br>assert level for<br>electrical idle             | 0101 pattern at 8 Gbps                                                                                                       |                    |      | 110  |     | mVp-p |
| HIGH-SPEED O                 | UTPUTS                                                               | 1                                                                                                                            | Ц                  |      |      |     |       |
| V <sub>tx-diff-pp</sub>      | Output voltage<br>differential swing                                 | Differential measurement with C terminated by 50 $\Omega$ to GND, AC-Coupled, VID = 1 Vp-p, DEM_x[1:0] = R, F <sup>(3)</sup> | DUT_n+ and OUT_n-, | 0.8  | 1    | 1.2 | Vp-р  |
| V <sub>tx-de-ratio_3.5</sub> | TX de-emphasis ratio                                                 | VOD = 1 Vp-p,<br>DEM_x[1:0] = R, F                                                                                           |                    |      | -3.5 |     | dB    |

(1) Typical values represent most likely parametric norms at VDD = 2.5V, TA = 25°C., and at the Recommended Operation Conditions at the time of product characterization and are not ensured.

(2) The Electrical Characteristics tables list ensured specifications under the listed Recommended Operating Conditions except as otherwise modified or specified by the Electrical Characteristics Conditions and/or Notes. Typical specifications are estimations only and are not ensured.

(3) In GEN3 mode, the output VOD level is not fixed. It will be adjusted automatically based on the VID input amplitude level. The output VOD level set by DEM\_x[1:0] in GEN3 mode is dependent on the VID level and the frequency content. The DS100MB203 repeater in GEN3 mode is designed to be transparent, so the TX-FIR (de-emphasis) is passed to the RX to support the PCIe GEN3 handshake negotiation link training.

# Electrical Characteristics<sup>(1)(2)</sup> (continued)

| PARAMETER                                   |                                                                                 | TEST CONDITIONS                                                                                                         | MIN | TYP  | MAX | UNIT   |
|---------------------------------------------|---------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------|-----|------|-----|--------|
| V <sub>tx-de-ratio_6</sub>                  | TX de-emphasis ratio                                                            | VOD = 1 Vp-p,<br>DEM_x[1:0] = F, 0                                                                                      | -6  |      |     | dB     |
| t <sub>TX-DJ</sub>                          | Deterministic jitter                                                            | VID = 800 mV, PRBS15 pattern, 8.0 0.05 Gbps, VOD<br>= 1 V, UIpp EQ = 0x00, DE = 0 dB (no input or output<br>trace loss) |     | 0.05 |     | Ulpp   |
| t <sub>TX-RJ</sub>                          | Random jitter                                                                   | VID = 800  mV, 0101 pattern, 8.0 Gbps, 0.3 $VOD = 1V, ps RMS EQ = 0x00, DE = 0 dB, (no input or output trace loss)$     |     | 0.3  |     | ps RMS |
| T <sub>TX-RISE-FALL</sub>                   | TX rise/fall time                                                               | 20% to 80% of differential output voltage                                                                               | 35  | 45   |     | ps     |
| T <sub>RF-MISMATCH</sub>                    | TX rise/fall mismatch                                                           | 20% to 80% of differential output voltage                                                                               |     | 0.01 | 0.1 | UI     |
|                                             |                                                                                 | 0.05 - 1.25 GHz                                                                                                         |     | -16  |     | dB     |
| RL <sub>TX-DIFF</sub>                       | TX differential return<br>loss                                                  | 1.25 - 2.5 GHz                                                                                                          |     | -12  |     | dB     |
|                                             |                                                                                 | 2.5 - 4 GHz                                                                                                             |     | -11  |     | dB     |
| Ы                                           | TX common-mode                                                                  | 0.05 - 2.5 GHz                                                                                                          |     | -12  |     | dB     |
| RL <sub>TX-CM</sub>                         | return loss                                                                     | 2.5 - 4 GHz                                                                                                             |     | -8   |     | dB     |
| Z <sub>TX-DIFF-DC</sub>                     | DC differential TX<br>impedance                                                 |                                                                                                                         |     | 100  |     | Ω      |
| V <sub>TX-CM-AC-PP</sub>                    | TX AC common-<br>mode voltage                                                   | VOD = 1 Vp-p,<br>DEM_x[1:0] = R, F                                                                                      |     |      | 100 | mVpp   |
| I <sub>TX-SHORT</sub>                       | TX short circuit<br>current limit                                               | Total current the transmitter can supply when shorted to VDD or GND                                                     |     | 20   |     | mA     |
| V <sub>TX-CM-DC-</sub><br>ACTIVE-IDLE-DELTA | Absolute delta of DC<br>common-mode<br>voltage during L0 and<br>electrical idle |                                                                                                                         |     |      | 100 | mV     |
| V <sub>TX-CM-DC-LINE-</sub><br>DELTA        | Absolute delta of DC<br>common-mode<br>voltage between TX+<br>and TX-           |                                                                                                                         |     |      | 25  | mV     |
| T <sub>TX-IDLE-DATA</sub>                   | Max time to transition<br>to differential DATA<br>signal after IDLE             | VID = 1 Vp-p, 8 Gbps                                                                                                    |     | 3.5  |     | ns     |
| T <sub>TX-DATA-IDLE</sub>                   | Max time to transition<br>to IDLE after<br>differential DATA<br>signal          | VID = 1 Vp-p, 8 Gbps                                                                                                    |     | 6.2  |     | ns     |
| T <sub>PLHD/PHLD</sub>                      | High-to-low and low-<br>to-high differential<br>propagation delay               | $EQ = 00^{(4)}$                                                                                                         |     | 200  |     | ps     |
| T <sub>LSK</sub>                            | Lane-to-lane skew                                                               | T = 25°C, VDD = 2.5 V                                                                                                   |     | 25   |     | ps     |
| T <sub>PPSK</sub>                           | Part-to-part<br>propagation delay<br>skew                                       | T = 25°C, VDD = 2.5 V                                                                                                   |     | 40   |     | ps     |
| T <sub>MUX-SWITCH</sub>                     | Mux / switch time                                                               |                                                                                                                         |     | 100  |     | ns     |
| EQUALIZATION                                |                                                                                 |                                                                                                                         |     |      |     |        |
| DJE1                                        | Residual deterministic jitter at 10.3125 Gbps                                   | 35-in 4 mils FR4,<br>VID = 0.8 Vp-p,<br>PRBS15, EQ = 1F'h,<br>DEM = 0 dB                                                |     | 0.3  |     | UI     |
| DJE2                                        | Residual deterministic jitter at 8 Gbps                                         | 35-in 4 mils FR4,<br>VID = 0.8 Vp-p,<br>PRBS15, EQ = 1F'h,<br>DEM = 0 dB                                                |     | 0.14 |     | UI     |

(4) Propagation Delay measurements will change slightly based on the level of EQ selected. EQ = 00 will result in the shortest propagation delays.

SNLS396D – JANUARY 2012 – REVISED JANUARY 2016

WSTRUMENTS

ÈXAS

# Electrical Characteristics<sup>(1)(2)</sup> (continued)

|         | PARAMETER                                                    | TEST CONDITIONS                                                                              | MIN | TYP  | MAX | UNIT |
|---------|--------------------------------------------------------------|----------------------------------------------------------------------------------------------|-----|------|-----|------|
| DJE3    | Residual deterministic jitter at 5 Gbps                      | 35-in 4 mils FR4,<br>VID = 0.8 Vp-p,<br>PRBS15,EQ = 1F'h,<br>DEM = 0 dB                      |     | 0.1  |     | UI   |
| DJE4    | Residual deterministic jitter at 2.5 Gbps                    | 35-in 4 mils FR4,<br>VID = 0.8 Vp-p,<br>PRBS15, EQ = 1F'h,<br>DEM = 0 dB                     |     | 0.05 |     | UI   |
| DJE5    | Residual deterministic jitter at 10.3125 Gbps                | 10 meters 30 awg cable,<br>VID = $0.8$ Vp-p,<br>PRBS15, EQ = $2F'h$ ,<br>DEM = $0$ dB        |     | 0.3  |     | UI   |
| DJE6    | Residual deterministic jitter at 8 Gbps                      | 10 meters 30 awg cable,<br>VID = $0.8$ Vp-p,<br>PRBS15, EQ = $2F$ 'h,<br>DEM = $0$ dB        |     | 0.16 |     | UI   |
| DJE7    | Residual deterministic jitter at 5 Gbps                      | 10 meters 30 awg cable,<br>VID = 0.8 Vp-p,<br>PRBS15, EQ = 2F'h,<br>DEM = 0 dB               |     | 0.1  |     | UI   |
| DJE8    | Residual deterministic jitter at 2.5 Gbps                    | 10 meters 30 awg cable,<br>VID = 0.8 Vp-p,<br>PRBS15, EQ = 2F'h,<br>DEM = 0 dB               |     | 0.05 |     | UI   |
| DE-EMPH | ASIS (MODE = 0)                                              |                                                                                              | ·   |      |     |      |
| DJD1    | Residual deterministic<br>jitter at 2.5 Gbps and<br>5.0 Gbps | 10-in 4 mils FR4,<br>VID = 0.8 Vp-p,<br>PRBS15, EQ = 00,<br>VOD = 1 Vp-p,<br>DEM = -3.5 dB   |     | 0.1  |     | UI   |
| DJD2    | Residual deterministic<br>jitter at 2.5 Gbps and<br>5.0 Gbps | 20-in 4 mils FR4,<br>VID = 0.8 Vp-p,<br>PRBS15, EQ = 00,<br>VOD = 1 Vp-p,<br>DEM = -9 dB     |     | 0.1  |     | UI   |
| DJD3    | Residual deterministic jitter at 10.3125 Gbps                | 20-in 4 mils FR4,<br>/ID = 0.8 Vp-p,<br>PRBS15, EQ = 00, 0.1<br>/OD = 1 Vp-p,<br>DEM = -9 dB |     |      | UI  |      |



## 6.6 Electrical Characteristics – Serial Management Bus Interface

Over recommended operating supply and temperature ranges unless other specified.

|                       | PARAMETER                                            | TEST CONDITIONS                                     | MIN   | TYP  | MAX | UNIT |
|-----------------------|------------------------------------------------------|-----------------------------------------------------|-------|------|-----|------|
| SERIAL BU             | S INTERFACE DC SPECIFICATIONS                        |                                                     |       |      |     |      |
| V <sub>IL</sub>       | Data, clock input low voltage                        |                                                     |       |      | 0.8 | V    |
| V <sub>IH</sub>       | Data, clock input high voltage                       |                                                     | 2.1   |      | 3.6 | V    |
| I <sub>PULLUP</sub>   | Current through pullup resistor or<br>current source | High power specification                            | 4     |      |     | mA   |
| V <sub>DD</sub>       | Nominal bus voltage                                  |                                                     | 2.375 |      | 3.6 | V    |
| I <sub>LEAK-Bus</sub> | Input leakage per bus segment                        | See <sup>(1)</sup>                                  | -200  |      | 200 | μA   |
| I <sub>LEAK-Pin</sub> | Input leakage per device Pin                         |                                                     |       | -15  |     | μA   |
| CI                    | Capacitance for SDA and SCL                          | See (1)(2)                                          |       |      | 10  | pF   |
|                       | External termination resistance pull                 | Pullup V <sub>DD</sub> = $3.3 V^{(1)(2)(3)}$        |       | 2000 |     | Ω    |
| R <sub>TERM</sub>     | to V <sub>DD</sub> = 2.5 V ± 5% OR 3.3 V ±<br>10%    | Pullup V <sub>DD</sub> = 2.5 V <sup>(1)(2)(3)</sup> |       | 1000 |     | Ω    |

(1) Recommended value.

(2) Recommended maximum capacitance load per bus segment is 400pF.

(3) Maximum termination voltage should be identical to the device supply voltage.

### 6.7 Timing Requirements – Serial Bus Interface

|                   |                                                                                                    |                                  | MIN | NOM | MAX | UNIT |
|-------------------|----------------------------------------------------------------------------------------------------|----------------------------------|-----|-----|-----|------|
|                   |                                                                                                    | ENSMB = VDD (slave mode)         |     |     | 400 | kHz  |
| FSMB              | Bus operating frequency                                                                            | ENSMB = FLOAT (master mode)      | 280 | 400 | 520 | kHz  |
| TBUF              | Bus free time between stop and start of                                                            | condition                        | 1.3 |     |     | μs   |
| THD:STA           | Hold time after (repeated) start<br>condition. After this period, the first<br>clock is generated. | At I <sub>PULLUP</sub> , maximum | 0.6 |     |     | μs   |
| TSU:STA           | Repeated start condition set-up time                                                               |                                  | 0.6 |     |     | μs   |
| TSU:STO           | Stop condition set-up time                                                                         |                                  | 0.6 |     |     | μs   |
| THD:DAT           | Data hold time                                                                                     |                                  | 0   |     |     | ns   |
| TSU:DAT           | Data set-up time                                                                                   |                                  | 100 |     |     | ns   |
| T <sub>LOW</sub>  | Clock low period                                                                                   |                                  | 1.3 |     |     | μs   |
| T <sub>HIGH</sub> | Clock high period                                                                                  |                                  | 0.6 |     | 50  | μs   |
| t <sub>F</sub>    | Clock / data fall time                                                                             | See <sup>(1)</sup>               |     |     | 300 | ns   |
| t <sub>R</sub>    | Clock / data rise time                                                                             |                                  |     |     | 300 | ns   |
| t <sub>POR</sub>  | Time in which a device must be<br>operational after power-on reset                                 | See (1)(2)                       |     |     | 500 | ms   |

(1) Compatible with SMBus 2.0 physical layer specification. See System Management Bus (SMBus) Specification Version 2.0, section 3.1.1 SMBus Common AC Specifications for details

(2) Specified by Design. Parameter not tested in production.



Figure 1. CML Output and Rise and FALL Transition Time



Figure 2. Propagation Delay Timing Diagram



Figure 3. Transmit IDLE-DATA and DATA-IDLE Response Time



Figure 4. SMBus Timing Parameters



# 6.8 Typical Characteristics



DS100MB203 SNLS396D – JANUARY 2012 – REVISED JANUARY 2016



www.ti.com

### 7 Detailed Description

### 7.1 Overview

The DS100MB203 is a dual lane 2:1 multiplexer and 1:2 switch or fan-out buffer with signal conditioning. The DS100MB203 compensates for lossy FR-4 printed-circuit-board backplanes and balanced cables. The DS100MB203 operates in 3 modes: Pin Control Mode (ENSMB = 0), SMBus Slave Mode (ENSMB = 1) and SMBus Master Mode (ENSMB = float) to load register information from external EEPROM; please refer to *SMBUS Master Mode* for additional information.

### 7.2 Functional Block Diagram





#### 7.3 Feature Description

#### 7.3.1 4-Level Input Configuration Guidelines

The 4-level input pins use a resistor divider to help set the four valid control levels and provide a wider range of control settings when ENSMB = 0. There is an internal  $30-k\Omega$  pullup and a  $60-k\Omega$  pulldown connected to the package pin. These resistors, together with the external resistor connection, combine to achieve the desired voltage level. By using the 1-k $\Omega$  pulldown, 20-k $\Omega$  pulldown, no connect, and 1-k $\Omega$  pullup, the optimal voltage levels for each of the four input states are achieved as shown in Table 1.

| LEVEL | OFTTINO                                                | RESULTING I              | PIN VOLTAGE              |
|-------|--------------------------------------------------------|--------------------------|--------------------------|
| LEVEL | SETTING                                                | 3.3-V MODE               | 2.5-V MODE               |
| 0     | Tie 1 kΩ to GND                                        | 0.1 V                    | 0.08 V                   |
| R     | Tie 20 kΩ to GND                                       | 1/3 x V <sub>IN</sub>    | 1/3 x V <sub>DD</sub>    |
| F     | Float (leave pin open)                                 | 2/3 x V <sub>IN</sub>    | 2/3 x V <sub>DD</sub>    |
| 1     | Tie 1 k $\Omega$ to V <sub>IN</sub> or V <sub>DD</sub> | V <sub>IN</sub> – 0.05 V | V <sub>DD</sub> – 0.04 V |

| Table 1 | 4–I evel | Control  | Pin | Settings |
|---------|----------|----------|-----|----------|
|         |          | 00111101 |     | ocunga   |

The typical 4-Level input thresholds are as follows:

- Internal Threshold between 0 and R =  $0.2 \times V_{IN}$  or  $V_{DD}$
- Internal Threshold between R and F =  $0.5 \times V_{IN}$  or  $V_{DD}$
- Internal Threshold between F and  $1 = 0.8 \times V_{IN}$  or  $V_{DD}$

In order to minimize the start-up current associated with the integrated 2.5-V regulator, the 1-k $\Omega$  pullup and pulldown resistors are recommended. If several four level inputs require the same setting, it is possible to combine two or more 1-k $\Omega$  resistors into a single lower value resistor. As an example, combining two inputs with a single 500- $\Omega$  resistor is a valid way to save board space.

#### 7.4 Device Functional Modes

#### 7.4.1 Pin Control Mode

When in pin mode (ENSMB = 0), the repeater is configurable with external pins. Equalization and de-emphasis can be selected through pin for each side independently. When de-emphasis is asserted VOD is automatically adjusted per Table 3. The receiver electrical idle detect threshold is also adjustable via the SD\_TH pin.

#### 7.4.2 SMBUS Mode

When in SMBus mode (ENSMB = 1), the VOD (output amplitude), equalization, de-emphasis, and termination disable features are all programmable on a individual lane basis, instead of grouped by A or B as in the pin mode case. Upon assertion of ENSMB the MODE, EQx and DEMx functions revert to register control immediately. The EQx and DEMx pins are converted to AD0-AD3 SMBus address inputs. The other external control pins remain active unless their respective registers are written to and the appropriate override bit is set, in which case they are ignored until ENSMB is driven low (pin mode). On power up and when ENSMB is driven low all registers are reset to their default state. If RESET is asserted while ENSMB is high, the registers retain their current state.

Equalization settings accessible through the pin controls were chosen to meet the needs of most applications. If additional fine tuning or adjustment is needed, additional equalization settings can be accessed through the SMBus registers. Each input has a total of 256 possible equalization settings. The tables show the 16 setting when the device is in pin mode. When using SMBus mode, the equalization, VOD and de-Emphasis levels are set by registers.

The input control pins have been enhanced to have 4 different levels and provide a wider range of control settings when ENSMB=0.

| Ų | Texas<br>Instruments |
|---|----------------------|
|   | II (DITCOMENTE       |

|       | Table 2. Equalizer Settings |                |                   |                   |                  |                |                |                               |  |  |  |
|-------|-----------------------------|----------------|-------------------|-------------------|------------------|----------------|----------------|-------------------------------|--|--|--|
| LEVEL | EQ_D1<br>EQ_S1              | EQ_D0<br>EQ_S0 | EQ – 8 BITS [7:0] | dB AT<br>1.25 GHz | dB AT<br>2.5 GHz | dB AT<br>4 GHz | dB AT<br>5 GHz | SUGGESTED USE <sup>(1)</sup>  |  |  |  |
| 1     | 0                           | 0              | 0000 0000 = 0x00  | 2.1               | 3.7              | 4.9            | 5.3            | FR4 < 5 inch trace            |  |  |  |
| 2     | 0                           | R              | 0000 0001 = 0x01  | 3.4               | 5.8              | 7.9            | 8.7            | FR4 5 inch 5-mil trace        |  |  |  |
| 3     | 0                           | Float          | 0000 0010 = 0x02  | 4.8               | 7.7              | 9.9            | 10.6           | FR4 5 inch 4-mil trace        |  |  |  |
| 4     | 0                           | 1              | 0000 0011 = 0x03  | 5.9               | 8.9              | 11.0           | 11.7           | FR4 10 inch 5-mil trace       |  |  |  |
| 5     | R                           | 0              | 0000 0111 = 0x07  | 7.2               | 11.2             | 14.3           | 15.6           | FR4 10 inch 4-mil trace       |  |  |  |
| 6     | R                           | R              | 0001 0101 = 0x15  | 6.1               | 11.4             | 14.6           | 16.6           | FR4 15 inch 4-mil trace       |  |  |  |
| 7     | R                           | Float          | 0000 1011 = 0x0B  | 8.8               | 13.5             | 17.0           | 18.3           | FR4 20 inch 4-mil trace       |  |  |  |
| 8     | R                           | 1              | 0000 1111 = 0x0F  | 10.2              | 15.0             | 18.5           | 19.7           | FR4 25 to 30 inch 4-mil trace |  |  |  |
| 9     | Float                       | 0              | 0101 0101 = 0x55  | 7.5               | 12.8             | 18.0           | 20.3           | FR4 30 inch 4-mil trace       |  |  |  |
| 10    | Float                       | R              | 0001 1111 = 0x1F  | 11.4              | 17.4             | 22.0           | 23.6           | FR4 35 inch 4-mil trace       |  |  |  |
| 11    | Float                       | Float          | 0010 1111 = 0x2F  | 13.0              | 19.7             | 24.4           | 25.8           | 10-m, 30-awg cable            |  |  |  |
| 12    | Float                       | 1              | 0011 1111 = 0x3F  | 14.2              | 21.1             | 25.8           | 27.0           |                               |  |  |  |
| 13    | 1                           | 0              | 1010 1010 = 0xAA  | 13.8              | 21.7             | 27.4           | 29.1           |                               |  |  |  |
| 14    | 1                           | R              | 0111 1111 = 0x7F  | 15.6              | 23.5             | 29.0           | 30.7           | 10-m – 12-m cable             |  |  |  |
| 15    | 1                           | Float          | 1011 1111 = 0xBF  | 17.2              | 25.8             | 31.4           | 32.7           |                               |  |  |  |
| 16    | 1                           | 1              | 1111 1111 = 0xFF  | 18.4              | 27.3             | 32.7           | 33.8           |                               |  |  |  |

### **Device Functional Modes (continued)**

(1) FR4 lengths are for reference only. FR4 lengths based on a 100-Ω differential stripline with 5-mil traces and 8-mil trace separation.

| LEVEL | DEM_D1<br>DEM_S1 | DEM_D0<br>DEM_S0 | VOD Vp-p | DEM dB | INNER AMPLITUDE Vp-p | SUGGESTED USE <sup>(1)</sup> |
|-------|------------------|------------------|----------|--------|----------------------|------------------------------|
| 1     | 0                | 0                | 0.6      | 0      | 0.6                  | FR4 <5 inch 4-mil trace      |
| 2     | 0                | R                | 0.8      | 0      | 0.8                  | FR4 <5 inch 4-mil trace      |
| 3     | 0                | Float            | 0.8      | -3.5   | 0.55                 | FR4 10 inch 4-mil trace      |
| 4     | 0                | 1                | 0.9      | 0      | 1.0                  | FR4 <5 inch 4-mil trace      |
| 5     | R                | 0                | 0.9      | -3.5   | 0.45                 | FR4 10 inch 4-mil trace      |
| 6     | R                | R                | 0.9      | -6     | 0.5                  | FR4 15 inch 4-mil trace      |
| 7     | R                | Float            | 1.0      | 0      | 1.0                  | FR4 <5 inch 4-mil trace      |
| 8     | R                | 1                | 1.0      | -3.5   | 0.7                  | FR4 10 inch 4-mil trace      |
| 9     | Float            | 0                | 1.0      | -6     | 0.5                  | FR4 15 inch 4-mil trace      |
| 10    | Float            | R                | 1.1      | 0      | 1.1                  | FR4 <5 inch 4-mil trace      |
| 11    | Float            | Float            | 1.1      | -3.5   | 0.7                  | FR4 10 inch 4-mil trace      |
| 12    | Float            | 1                | 1.1      | -6     | 0.55                 | FR4 15 inch 4-mil trace      |
| 13    | 1                | 0                | 1.2      | 0      | 1.2                  | FR4 <5 inch 4-mil trace      |
| 14    | 1                | R                | 1.2      | -3.5   | 0.8                  | FR4 10 inch 4-mil trace      |
| 15    | 1                | Float            | 1.2      | -6     | 0.6                  | FR4 15 inch 4-mil trace      |
| 16    | 1                | 1                | 1.2      | -9     | 0.45                 | FR4 20 inch 4-mil trace      |

### Table 3. De-Emphasis and Output Voltage Settings

(1) The VOD output amplitude and DEM de-emphasis levels are set with the DEMD/S[1:0] pins.



| RESET | INPUT_EN | SEL0<br>SEL1 | MODE                             | INPUT_TERM<br>S_INA0, S_INA1                                                                                                                                                  | INPUT_TERM<br>S_INB0, S_INB1                                                                                                                                                  | INPUT_TERM<br>D_IN0, D_IN1                                                                                                                                                    |  |  |  |
|-------|----------|--------------|----------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| 1     | Х        | Х            | Low Power                        | High Z                                                                                                                                                                        | High Z                                                                                                                                                                        | High Z                                                                                                                                                                        |  |  |  |
| 0     | 0        | Х            | Manual Mux<br>Mode               | 50 Ω                                                                                                                                                                          | 50 Ω                                                                                                                                                                          | 50 Ω                                                                                                                                                                          |  |  |  |
| 0     | R        | Х            | Reserved                         | Reserved                                                                                                                                                                      | Reserved                                                                                                                                                                      | Reserved                                                                                                                                                                      |  |  |  |
| 0     | F        | 0            | Auto - continuous<br>poll, DIN_B | High Z                                                                                                                                                                        | Auto RX-Detect, output<br>tests every 12 msec until<br>detection occurs, input<br>termination is high-z until<br>detection; once detected<br>input termination is 50 $\Omega$ | Auto RX-Detect, output<br>tests every 12 msec until<br>detection occurs, input<br>termination is high-z until<br>detection; once detected<br>input termination is 50 $\Omega$ |  |  |  |
| 0     | F        | R            | Auto - continuous<br>poll, DIN_B | High Z                                                                                                                                                                        | Auto RX-Detect, output<br>tests every 12 msec until<br>detection occurs, input<br>termination is high-z until<br>detection; once detected<br>input termination is 50 $\Omega$ | Auto RX-Detect, output<br>tests every 12 msec until<br>detection occurs, input<br>termination is high-z until<br>detection; once detected<br>input termination is 50 $\Omega$ |  |  |  |
| 0     | F        | F            | Auto - continuous<br>poll, DIN_A | Auto RX-Detect, output tests every 12 msec until detection occurs, input termination is high-z until detection; once detected input termination is 50 $\Omega$                | High Z                                                                                                                                                                        | Auto RX-Detect, output<br>tests every 12 msec until<br>detection occurs, input<br>termination is high-z until<br>detection; once detected<br>input termination is 50 Ω        |  |  |  |
| 0     | F        | 1            | Auto - continuous<br>poll, DIN_A | Auto RX-Detect, output<br>tests every 12 msec until<br>detection occurs, input<br>termination is high-z until<br>detection; once detected<br>input termination is 50 $\Omega$ | High Z                                                                                                                                                                        | Auto RX-Detect, output<br>tests every 12 msec until<br>detection occurs, input<br>termination is high-z until<br>detection; once detected<br>input termination is 50 $\Omega$ |  |  |  |
| 0     | 1        | Х            | Manual Fanout<br>Mode            | 50 Ω                                                                                                                                                                          | 50 Ω                                                                                                                                                                          | 50 Ω                                                                                                                                                                          |  |  |  |

### Table 4. Input Termination Condition with RESET, INPUT\_EN and SEL0 / SEL1

DS100MB203 SNLS396D – JANUARY 2012 – REVISED JANUARY 2016

www.ti.com

STRUMENTS

Texas

|      |      | Tal      | ble 5. Mux/Switch and FANOUT Control                                                                                                                                                       |
|------|------|----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| SEL0 | SEL1 | INPUT_EN | DESCRIPTION OF CONNECTION PATH                                                                                                                                                             |
| 0    | 0    | 0        | D_OUT0 connects to S_INB0.<br>D_OUT1 connects to S_INB1.<br>D_IN0 connects to S_OUTB0. S_OUTA0 is in IDLE (output muted).<br>D_IN1 connects to S_OUTB1. S_OUTA1 is in IDLE (output muted). |
| 0    | 0    | R        | Reserved                                                                                                                                                                                   |
| 0    | 0    | F        | D_OUT0 connects to S_INB0.<br>D_OUT1 connects to S_INB1.<br>D_IN0 connects to S_OUTB0. S_OUTA0 is in IDLE (output muted).<br>D_IN1 connects to S_OUTB1. S_OUTA1 is in IDLE (output muted). |
| 0    | 0    | 1        | D_OUT0 connects to S_INB0.<br>D_OUT1 connects to S_INB1.<br>D_IN0 connects to S_OUTB0 and S_OUTA0.<br>D_IN1 connects to S_OUTB1 and S_OUTA1.                                               |
| R    | R    | 0        | D_OUT0 connects to S_INB0.<br>D_OUT1 connects to S_INB1.<br>D_IN0 connects to S_OUTA0. S_OUTB0 is in IDLE (output muted).<br>D_IN1 connects to S_OUTA1. S_OUTB1 is in IDLE (output muted). |
| R    | R    | R        | Reserved                                                                                                                                                                                   |
| R    | R    | F        | D_OUT0 connects to S_INB0.<br>D_OUT1 connects to S_INB1.<br>D_IN0 connects to S_OUTA0. S_OUTB0 is in IDLE (output muted).<br>D_IN1 connects to S_OUTA1. S_OUTB1 is in IDLE (output muted). |
| R    | R    | 1        | D_OUT0 connects to S_INB0.<br>D_OUT1 connects to S_INB1.<br>D_IN0 connects to S_OUTB0 and S_OUTA0.<br>D_IN1 connects to S_OUTB1 and S_OUTA1.                                               |
| F    | F    | 0        | D_OUT0 connects to S_INA0.<br>D_OUT1 connects to S_INA1.<br>D_IN0 connects to S_OUTB0. S_OUTA0 is in IDLE (output muted).<br>D_IN1 connects to S_OUTB1. S_OUTA1 is in IDLE (output muted). |
| F    | F    | R        | Reserved                                                                                                                                                                                   |
| F    | F    | F        | D_OUT0 connects to S_INA0.<br>D_OUT1 connects to S_INA1.<br>D_IN0 connects to S_OUTB0. S_OUTA0 is in IDLE (output muted).<br>D_IN1 connects to S_OUTB1. S_OUTA1 is in IDLE (output muted). |
| F    | F    | 1        | D_OUT0 connects to S_INA0.<br>D_OUT1 connects to S_INA1.<br>D_IN0 connects to S_OUTB0 and S_OUTA0.<br>D_IN1 connects to S_OUTB1 and S_OUTA1.                                               |
| 1    | 1    | 0        | D_OUT0 connects to S_INA0.<br>D_OUT1 connects to S_INA1.<br>D_IN0 connects to S_OUTA0. S_OUTB0 is in IDLE (output muted).<br>D_IN1 connects to S_OUTA1. S_OUTB1 is in IDLE (output muted). |
| 1    | 1    | R        | Reserved                                                                                                                                                                                   |
| 1    | 1    | F        | D_OUT0 connects to S_INA0.<br>D_OUT1 connects to S_INA1.<br>D_IN0 connects to S_OUTA0. S_OUTB0 is in IDLE (output muted).<br>D_IN1 connects to S_OUTA1. S_OUTB1 is in IDLE (output muted). |
| 1    | 1    | 1        | D_OUT0 connects to S_INA0.<br>D_OUT1 connects to S_INA1.<br>D_IN0 connects to S_OUTA0 and S_OUTB0.<br>D_IN1 connects to S_OUTA1 and S_OUTB1.                                               |

18 Submit Documentation Feedback

Copyright © 2012–2016, Texas Instruments Incorporated



#### 7.5 Programming

#### 7.5.1 SMBUS Master Mode

The DS100MB203 devices support reading directly from an external EEPROM device by implementing SMBus Master mode. When using the SMBus master mode, the DS100MB203 will read directly from specific location in the external EEPROM. When designing a system for using the external EEPROM, the user needs to follow these specific guidelines below.

#### NOTE

SEL0, SEL1 and INPUT\_EN control are to be set with the external strap pins because there are no register bits to configure them.

- Set ENSMB = Float enable the SMBUS master mode.
- The external EEPROM device address byte must be 0xA0'h and capable of 1-MHz operation at 2.5-V and 3.3-V supply. The maximum allowed size is 8 kbits (1024 bytes).
- Set the AD[3:0] inputs for SMBus address byte. When the AD[3:0] = 0000'b, the device address byte is B0'h.

When tying multiple DS100MB203 devices to the SDA and SCL bus, use these guidelines to configure the devices.

• Use SMBus AD[3:0] address bits so that each device can loaded its configuration from the EEPROM. Example below is for 4 device.

U1: AD[3:0] = 0000 = 0xB0'h, U2: AD[3:0] = 0001 = 0xB2'h, U3: AD[3:0] = 0010 = 0xB4'h, U4: AD[3:0] = 0011 = 0xB6'h

- Use a pull-up resistor on SDA and SCL; value =  $2 k\Omega$
- Daisy-chain READEN# (pin 26) and ALL\_DONE# (pin 27) from one device to the next device in the sequence so that they do not compete for the EEPROM at the same time.

1. Tie READEN# of the 1st device in the chain (U1) to GND

- 2. Tie ALL\_DONE# of U1 to READEN# of U2
- 3. Tie ALL\_DONE# of U2 to READEN# of U3
- 4. Tie ALL\_DONE# of U3 to READEN# of U4
- 5. Optional: Tie ALL\_DONE# output of U4 to a LED to show the devices have been loaded successfully

Below is an example of a 2 kbits (256 x 8-bit) EEPROM in hex format for the DS100MB203 device. The first 3 bytes of the EEPROM always contain a header common and necessary to control initialization of all devices connected to the I<sup>2</sup>C bus. CRC enable flag to enable/disable CRC checking. If CRC checking is disabled, a fixed pattern (8'hA5) is written/read instead of the CRC byte from the CRC location, to simplify the control. There is a MAP bit to flag the presence of an address map that specifies the configuration data start in the EEPROM. If the MAP bit is not present the configuration data start address is derived from the DS100MB203 address and the configuration data size. A bit to indicate an EEPROM size > 256 bytes is necessary to properly address the EEPROM. There are 37 bytes of data size for each DS100MB203 device.

### NOTE

The maximum EEPROM size supported is 8 kbits ( $1024 \times 8$  bits). For more information in regards to EEPROM programming and the hex format, see SNLA228.

### 7.6 Register Maps

#### 7.6.1 System Management Bus (SMBus) and Configuration Registers

The System Management Bus interface is compatible to SMBus 2.0 physical layer specification. ENSMB =  $1 \text{ k}\Omega$  to VDD to enable SMBus slave mode and allow access to the configuration registers.

The DS100MB203 has the AD[3:0] inputs in SMBus mode. These pins are the user set SMBUS slave address inputs. The AD[3:0] pins have internal pulldown. When left floating or pulled low the AD[3:0] = 0000'b, the device default address byte is B0'h. Based on the SMBus 2.0 specification, the DS100MB203 has a 7-bit slave address. The LSB is set to 0'b (for a WRITE). The device supports up to 16 address bytes, which can be set with the AD[3:0] inputs. Below are the 16 addresses.

| AD[3:0] SETTINGS | ADDRESS BYTES (HEX) |
|------------------|---------------------|
| 0000             | B0                  |
| 0001             | B2                  |
| 0010             | B4                  |
| 0011             | B6                  |
| 0100             | B8                  |
| 0101             | BA                  |
| 0110             | BC                  |
| 0111             | BE                  |
| 1000             | C0                  |
| 1001             | C2                  |
| 1010             | C4                  |
| 1011             | C6                  |
| 1100             | C8                  |
| 1101             | CA                  |
| 1110             | CC                  |
| 1111             | CE                  |

#### Table 6. Device Slave Address Bytes

The SDA, SCL pins are 3.3-V tolerant, but are not 5-V tolerant. External pullup resistor is required on the SDA. The resistor value can be from 1 k $\Omega$  to 5 k $\Omega$  depending on the voltage, loading and speed. The SCL may also require an external pullup resistor and it depends on the Host that drives the bus.

#### 7.6.1.1 Transfer of Data Through the SMBus

During normal operation the data on SDA must be stable during the time when SCL is high.

There are three unique states for the SMBus:

- **START:** A high-to-low transition on SDA while SCL is high indicates a message START condition.
- **STOP:** A low-to-high transition on SDA while SCL is high indicates a message STOP condition.
- IDLE: If SCL and SDA are both high for a time exceeding t<sub>BUF</sub> from the last detected STOP condition or if they are high for a total exceeding the maximum specification for t<sub>HIGH</sub> then the bus will transfer to the IDLE state.

#### 7.6.1.2 SMBus Transactions

The device supports WRITE and READ transactions. See Table 8 for register address, type (Read/Write, Read Only), default value and function information.



#### 7.6.1.3 Writing a Register

To write a register, the following protocol is used (see SMBus 2.0 specification).

- 1. The host drives a START condition, the 7-bit SMBus address, and a 0 indicating a WRITE.
- 2. The device (slave) drives the ACK bit (0).
- 3. The host drives the 8-bit register address.
- 4. The device drives an ACK bit (0).
- 5. The host drive the 8-bit data byte.
- 6. The device drives an ACK bit (0).
- 7. The host drives a STOP condition.

The WRITE transaction is completed, the bus goes IDLE and communication with other SMBus devices may now occur.

### 7.6.1.4 Reading a Register

To read a register, the following protocol is used (see SMBus 2.0 specification).

- 1. The host drives a START condition, the 7-bit SMBus address, and a 0 indicating a WRITE.
- 2. The device (Slave) drives the ACK bit (0).
- 3. The host drives the 8-bit register address.
- 4. The device drives an ACK bit (0).
- 5. The host drives a START condition.
- 6. The host drives the 7-bit SMBus Address, and a 1 indicating a READ.
- 7. The device drives an ACK bit 0.
- 8. The device drives the 8-bit data value (register contents).
- 9. The host drives a NACK bit 1 indicating end of the READ transfer.
- 10. The host drives a STOP condition.

The READ transaction is completed, the bus goes IDLE and communication with other SMBus devices may now occur.

Please see Table 7 for more information.

DS100MB203

SNLS396D - JANUARY 2012 - REVISED JANUARY 2016

SNLS396D – JANUARY 2012 – REVISED JANUARY 2016



www.ti.com

# Table 7. SMBUS Slave Mode Register Map

| ADDRESS          | REGISTER<br>NAME       | BIT | FIELD                  | TYPE | DEFAULT | EEPROM<br>REG BIT | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                        |
|------------------|------------------------|-----|------------------------|------|---------|-------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0x00 Observation |                        | 7   | Reserved               | R/W  |         |                   | Set bit to 0                                                                                                                                                                                                                                                                                                                                                                                       |
|                  | Observation            | 6:3 | Address Bit<br>AD[3:0] | R    | 0x00    |                   | Observation of AD[3:0] bits<br>[6]: AD3<br>[5]: AD2<br>[4]: AD1<br>[3]: AD0                                                                                                                                                                                                                                                                                                                        |
|                  |                        | 2   | EEPROM Read<br>Done    | R    |         |                   | 1 = Device completed the read from external EEPROM                                                                                                                                                                                                                                                                                                                                                 |
|                  |                        | 1   | Block Reset            | R/W  | +       |                   | 1: Block bit 0 from resetting the registers; self clearing.                                                                                                                                                                                                                                                                                                                                        |
|                  |                        | 0   | Reset                  | R/W  |         |                   | SMBus reset<br>1: Reset registers to default value; self clearing.                                                                                                                                                                                                                                                                                                                                 |
| 0x01             | PWDN Channels          | 7:0 | PWDN CHx               | R/W  | 0x00    | Yes               | Power down per channel<br>[7]: CH7 (NC - S_OUTB1)<br>[6]: CH6 (D_IN1 - S_OUTA1)<br>[5]: CH5 (NC - S_OUTB0)<br>[4]: CH4 (D_IN0 - S_OUTA0)<br>[3]: CH3 (D_OUT1 - S_INB1)<br>[2]: CH2 (NC - S_INA1)<br>[1]: CH1 (D_OUT0 - S_INB0)<br>[0]: CH0 (NC - S_INA0)<br>0x00 = all channels enabled<br>0xFF = all channels disabled<br>Note: Override PWDN pin and enable register control through Reg 0x02[0] |
|                  |                        | 7   | Reserved               |      |         |                   | Set bit to 0                                                                                                                                                                                                                                                                                                                                                                                       |
|                  |                        | 6   | Reserved               |      |         |                   | Set bit to 0                                                                                                                                                                                                                                                                                                                                                                                       |
| 0x02             | Override RESET         | 5:2 | Reserved               | R/W  | 0x00    | Yes               | Set bits to 0                                                                                                                                                                                                                                                                                                                                                                                      |
|                  | Control                | 1   | Reserved               |      | 0,000   |                   | Set bit to 0                                                                                                                                                                                                                                                                                                                                                                                       |
|                  |                        | 0   | Override RESET         |      |         | Yes               | 1: Block RESET pin control; use Reg_01 to configure.<br>0: Allow RESET pin control.                                                                                                                                                                                                                                                                                                                |
| 0x03             | Reserved               | 7:0 | Reserved               | R/W  | 0x00    |                   | Set bits to 0                                                                                                                                                                                                                                                                                                                                                                                      |
| 0x04             | Reserved               | 7:0 | Reserved               | R/W  | 0x00    | Yes               | Set bits to 0                                                                                                                                                                                                                                                                                                                                                                                      |
| 0x05             | Reserved               | 7:0 | Reserved               | R/W  | 0x00    |                   | Reserved                                                                                                                                                                                                                                                                                                                                                                                           |
|                  |                        | 7:5 | Reserved               |      |         |                   | Set bits to 0                                                                                                                                                                                                                                                                                                                                                                                      |
|                  |                        | 4   | Reserved               |      |         | Yes               | Set bit to 1                                                                                                                                                                                                                                                                                                                                                                                       |
| 0x06             | Slave Register Control | 3   | Register Enable        | R/W  | 0x10    |                   | <ul> <li>1 = Enable SMBus slave mode register control</li> <li>0 = Disable SMBus register control</li> <li>Note: In order to change VOD, DEM, and EQ of the channels in slave mode, this bit must be set to 1.</li> </ul>                                                                                                                                                                          |
|                  |                        | 2:0 | Reserved               |      |         |                   | Set bits to 0                                                                                                                                                                                                                                                                                                                                                                                      |

# Table 7. SMBUS Slave Mode Register Map (continued)

| ADDRESS   | REGISTER<br>NAME            | BIT | FIELD          | TYPE   | DEFAULT  | EEPROM<br>REG BIT | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
|-----------|-----------------------------|-----|----------------|--------|----------|-------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0x07      | Reserved                    | 7:1 | Reserved       |        | R/W 0x01 |                   | Set bits to 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| 0.07      | Reserved                    | 0   | Reserved       | R/ W   |          |                   | Set bit to 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
|           |                             | 7   | Reserved       |        |          |                   | Set bit to 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
|           |                             | 6:4 | Reserved       |        |          | Yes               | Set bits to 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| 0x08      | Override<br>Pin Control     | 3   | Override RXDET | R/W    | 0x00     | Yes               | <ul><li>1 = Block RXDET pin control (register control enabled)</li><li>0 = Allow RXDET pin control (register control disabled)</li></ul>                                                                                                                                                                                                                                                                                                                                                                                                        |
|           |                             | 2   | Override MODE  |        |          | Yes               | <ol> <li>Block MODE pin control; use register to configure.</li> <li>Allow MODE pin control</li> </ol>                                                                                                                                                                                                                                                                                                                                                                                                                                          |
|           |                             | 1:0 | Reserved       |        |          | Yes               | Set bits to 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| 0x09      | Reserved                    | 7:0 | Reserved       | R/W    | 0x00     |                   | Set bits to 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| 0x0A      | Reserved                    | 7:0 | Reserved       | R      | 0x00     |                   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| 0x0B      | Reserved                    | 7   | Reserved       | R/W    | 0x70     |                   | Set bit to 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| UXUB      | Reserved                    | 6:0 | Reserved       | R/W    |          | Yes               | Set bits to 111 0000'b                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| 0x0C-0x0D | Reserved                    | 7:0 | Reserved       | R/W    | 0x00     |                   | Set bits to 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
|           |                             | 7:6 | Reserved       |        |          |                   | Set bits to 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
|           |                             | 5:4 | Reserved       |        |          | Yes               | Set bits to 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| 0x0E      | CH0<br>NC – S_INA0<br>RXDET | 3:2 | RXDET          | R/W    | 0x00     | Yes               | $\begin{array}{l} 00"b = \mbox{Input is Hi-Z impedance} \\ 01"b = \mbox{Auto Rx-Detect,} \\ outputs test every 12 ms for 600 ms (50 times) then stops; termination is Hi-Z \\ until detection; once detected input termination is 50 \Omega \\ 10"b = \mbox{Auto Rx-Detect,} \\ outputs test every 12 ms until detection occurs; termination is Hi-Z until \\ detection; once detected input termination is 50 \Omega \\ 11"b = \mbox{Input is 50 } \Omega \\ Note: Override RXDET pin and enable register control via Reg 0x08[3] \end{array}$ |
|           |                             | 1:0 | Reserved       |        |          |                   | Set bits to 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| 0x0F      | CH0<br>NC – S_INA0<br>EQ    | 7:0 | EQ Control     | R/W    | 0x2F     | Yes               | EQ Control - total of 256 levels.<br>See Table 2.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| 0x10      | Reserved                    | 7:0 | Reserved       | R/W    | 0xAD     | Yes               |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
|           | CH0                         | 7:3 | Reserved       |        |          |                   | Set bits to 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| 0x11      | NC – S_INA0<br>Reserved     | 2:0 | Reserved       | R/W    | 0x02     | Yes               |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
|           |                             | 7   | Reserved       |        |          | Yes               | Set bit to 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| 0x12      | CH0<br>NC – S_INA0          | 6:4 | Reserved       | R/W    | 0x00     |                   | Set bits to 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| 0/12      | Reserved                    | 3:2 | Reserved       | 1.7.44 | 0,000    | Yes               | Set bits to 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
|           |                             | 1:0 | Reserved       |        |          | Yes               | Set bits to 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |

SNLS396D-JANUARY 2012-REVISED JANUARY 2016



| ADDRESS   | REGISTER<br>NAME                | BIT | FIELD                       | TYPE | DEFAULT | EEPROM<br>REG BIT | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
|-----------|---------------------------------|-----|-----------------------------|------|---------|-------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0x13-0x14 | Reserved                        | 7:0 | Reserved                    | R/W  | 0x00    |                   | Set bits to 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
|           |                                 | 7:6 | Reserved                    |      |         |                   | Set bits to 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
|           |                                 | 5:4 | Reserved                    |      |         | Yes               | Set bits to 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| 0x15      | CH1<br>D_OUT0 – S_INB0<br>RXDET | 3:2 | RXDET                       | R/W  | V 0x00  | Yes               | $\begin{array}{l} 00"b = \mbox{Input is Hi-Z impedance} \\ 01"b = \mbox{Auto Rx-Detect,} \\ outputs test every 12 ms for 600 ms (50 times) then stops; termination is Hi-Z \\ until detection; once detected input termination is 50 \Omega \\ 10"b = \mbox{Auto Rx-Detect,} \\ outputs test every 12 ms until detection occurs; termination is Hi-Z until \\ detection; once detected input termination is 50 \Omega \\ 11"b = \mbox{Input is 50 } \Omega \\ Note: Override RXDET pin and enable register control through Reg 0x08[3] \end{array}$ |
|           |                                 | 1:0 | Reserved                    |      |         |                   | Set bits to 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| 0x16      | CH1<br>D_OUT0 – S_INB0<br>EQ    | 7:0 | EQ Control                  | R/W  | 0x2F    | Yes               | EQ Control - total of 256 levels.<br>See Table 2.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
|           |                                 | 7   | Short Circuit<br>Protection |      |         | Yes               | 1 = Enable the short circuit protection<br>0 = Disable the short circuit protection                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
|           |                                 | 6   | MODE Control                |      |         | Yes               | 1 = PCIe GEN 1/2, 10GE<br>0 = PCIe GEN 3, 10G-KR<br>Note: Override the MODE pin in Reg_08.                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
|           | 014                             | 5:3 | Reserved                    |      |         | Yes               | Set bits to 101'b                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| 0x17      | CH1<br>D_OUT0 – S_INB0<br>VOD   | 2:0 | VOD Control                 | R/W  | 0xAD    | Yes               | $\begin{array}{l} \text{VOD Control:} \\ 000'b = 0.6 \ \text{V} \\ 001'b = 0.7 \ \text{V} \\ 010'b = 0.8 \ \text{V} \\ 011'b = 0.9 \ \text{V} \\ 100'b = 1.0 \ \text{V} \\ 100'b = 1.1 \ (default) \\ 110'b = 1.2 \\ 111'b = 1.3 \end{array}$                                                                                                                                                                                                                                                                                                       |

| ADDRESS   | REGISTER<br>NAME              | BIT | FIELD        | TYPE | DEFAULT     | EEPROM<br>REG BIT | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
|-----------|-------------------------------|-----|--------------|------|-------------|-------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|           |                               | 7   | RXDET Status | R    |             |                   | Observation bit for RXDET CH1<br>1 = Input 50 Ω terminated to VDD<br>0 = Input is Hi-Z                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
|           |                               | 6:5 | Reserved     |      |             |                   | Set bits to 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
|           |                               | 4:3 | Reserved     |      |             |                   | Set bits to 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| 0x18      | CH1<br>D_OUT0 – S_INB0<br>DEM | 2:0 | DEM Control  | R/W  | 0x02<br>R/W | Yes               | $\begin{array}{l} \text{DEM Control} \\ 000'b = 0 \ \text{dB} \\ 001'b = -1.5 \ \text{dB} \\ 010'b = -3.5 \ \text{dB} \ (\text{default}) \\ 011'b = -5 \ \text{dB} \\ 100'b = -6 \ \text{dB} \\ 100'b = -8 \ \text{dB} \\ 110'b = -9 \ \text{dB} \\ 111'b = -12 \ \text{dB} \end{array}$                                                                                                                                                                                                                                                                                               |
|           |                               | 7   | Reserved     |      |             | Yes               | Set bit to 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| 0.40      | CH1                           | 6:4 | Reserved     | 544  | 0.00        |                   | Set bits to 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| 0x19      | D_OUT0 – S_INB0<br>Reserved   | 3:2 | Reserved     | R/W  | 0x00        | Yes               | Set bits to 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
|           |                               | 1:0 | Reserved     |      |             | Yes               | Set bits to 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| 0x1A-0x1B | Reserved                      | 7:0 | Reserved     | R/W  | 0x00        |                   | Set bits to 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
|           |                               | 7:6 | Reserved     |      |             |                   | Set bits to 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
|           |                               | 5:4 | Reserved     |      |             | Yes               | Set bits to 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| 0x1C      | CH2<br>NC – S_INA1<br>RXDET   | 3:2 | RXDET        | R/W  | 0x00        | Yes               | $\begin{array}{l} 00"b = \mbox{Input is Hi-Z impedance} \\ 01"b = \mbox{Auto Rx-Detect,} \\ \mbox{outputs test every 12 ms for 600 ms (50 times) then stops; termination is Hi-Z \\ \mbox{until detection; once detected input termination is 50 } \Omega \\ 10"b = \mbox{Auto Rx-Detect,} \\ \mbox{outputs test every 12 ms until detection occurs; termination is Hi-Z until \\ \mbox{detection; once detected input termination is 50 } \Omega \\ \mbox{11"b = Input is 50 } \Omega \\ \mbox{Note: Override RXDET pin and enable register control through Reg 0x08[3]} \end{array}$ |
|           |                               | 1:0 | Reserved     |      |             |                   | Set bits to 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| 0x1D      | CH2<br>NC – S_INA1<br>EQ      | 7:0 | EQ Control   | R/W  | 0x2F        | Yes               | EQ Control - total of 256 levels.<br>See Table 2.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| 0x1E      | Reserved                      | 7:0 | Reserved     | R/W  | 0xAD        | Yes               |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| 0x1F      | Reserved                      | 7:3 | Reserved     | R/W  | 0x02        |                   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
|           | Reserveu                      | 2:0 | Neserveu     |      | 0702        | Yes               |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |

SNLS396D-JANUARY 2012-REVISED JANUARY 2016



| Table 7. SMBUS Slave Mode | <b>Register Ma</b> | o (continued) |
|---------------------------|--------------------|---------------|
|---------------------------|--------------------|---------------|

| ADDRESS   | REGISTER<br>NAME                | BIT | FIELD                       | TYPE  | DEFAULT  | EEPROM<br>REG BIT | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
|-----------|---------------------------------|-----|-----------------------------|-------|----------|-------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|           |                                 | 7   | Reserved                    |       |          | Yes               | Set bit to 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| 0x20      | CH2<br>NC – S_INA1              | 6:4 | Reserved                    | R/W   | 0x00     |                   | Set bits to 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| 0,20      | Reserved                        | 3:2 | Reserved                    | 10/00 | 0,000    | Yes               | Set bits to 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
|           |                                 | 1:0 | Reserved                    |       |          | Yes               | Set bits to 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| 0x21-0x22 | Reserved                        | 7:0 | Reserved                    | R/W   | 0x00     |                   | Set bits to 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
|           |                                 | 7:6 | Reserved                    |       |          |                   | Set bits to 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
|           |                                 | 5:4 | Reserved                    |       |          | Yes               | Set bits to 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| 0x23      | CH3<br>D_OUT1 – S_INB1<br>RXDET | 3:2 | RXDET                       | R/W   | R/W 0x00 | Yes               | $\begin{array}{l} 00"b = \mbox{Input is Hi-Z impedance} \\ 01"b = \mbox{Auto Rx-Detect,} \\ outputs test every 12 ms for 600 ms (50 times) then stops; termination is Hi-Z \\ until detection; once detected input termination is 50 $\Omega$ \\ 10"b = \mbox{Auto Rx-Detect,} \\ outputs test every 12 ms until detection occurs; termination is Hi-Z until \\ detection; once detected input termination is 50 $\Omega$ \\ 11"b = \mbox{Input is 50 $\Omega$} \\ Note: Override RXDET pin and enable register control through Reg 0x08[3] \\ \end{array}$ |
|           |                                 | 1:0 | Reserved                    |       |          |                   | Set bits to 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| 0x24      | CH3<br>D_OUT1 – S_INB1<br>EQ    | 7:0 | EQ Control                  | R/W   | 0x2F     | Yes               | EQ Control - total of 256 levels.<br>See Table 2.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
|           |                                 | 7   | Short Circuit<br>Protection |       | -        | Yes               | 1 = Enable the short circuit protection<br>0 = Disable the short circuit protection                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
|           |                                 | 6   | MODE Control                |       |          | Yes               | 1 = PCIe GEN 1/2, 10GE<br>0 = PCIe GEN 3, 10G-KR<br>Note: override the MODE pin in Reg_08.                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
|           | 0110                            | 5:3 | Reserved                    |       |          | Yes               | Set bits to 101'b                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| 0x25      | CH3<br>D_OUT1 – S_INB1<br>VOD   | 2:0 | VOD Control                 | R/W   | 0xAD     | Yes               | VOD Control:<br>000'b = 0.6 V<br>001'b = 0.7 V<br>010'b = 0.8 V<br>011'b = 0.9 V<br>100'b = 1.0 V<br>101'b = 1.1 (default)<br>110'b = 1.2<br>111'b = 1.3                                                                                                                                                                                                                                                                                                                                                                                                    |

| Table 7. SMBUS Slave Mode | e Register Map (continued) |
|---------------------------|----------------------------|
|---------------------------|----------------------------|

| ADDRESS   | REGISTER<br>NAME                   | BIT | FIELD                        | TYPE | DEFAULT | EEPROM<br>REG BIT | DESCRIPTION                                                                                                                                                         |
|-----------|------------------------------------|-----|------------------------------|------|---------|-------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|           |                                    | 7   | RXDET Status                 | R    |         |                   | Observation bit for RXDET CH3 - CHB_3<br>1 = Input 50 $\Omega$ terminated to VDD<br>0 = Input is Hi-Z                                                               |
|           |                                    | 6:5 | Reserved                     |      |         |                   | Set bits to 0                                                                                                                                                       |
|           |                                    | 4:3 | Reserved                     |      |         |                   | Set bits to 0                                                                                                                                                       |
| 0x26      | CH3<br>D_OUT1 – S_INB1<br>DEM      | 2:0 | DEM Control                  | R/W  | 0x02    | Yes               | DEM Control<br>000'b = 0 dB<br>001'b = -1.5 dB<br>010'b = -3.5 dB (default)<br>011'b = -5 dB<br>100'b = -6 dB<br>101'b = -9 dB<br>110'b = -9 dB<br>111'b = -12 dB   |
|           |                                    | 7   | Reserved                     |      | 0x00    | Yes               | Set bit to 0                                                                                                                                                        |
| 0x27      | CH3<br>D_OUT1 – S_INB1<br>Reserved | 6:4 | Reserved                     | R/W  |         |                   | Set bits to 0                                                                                                                                                       |
| 0,27      |                                    | 3:2 | Reserved                     |      |         | Yes               | Set bits to 0                                                                                                                                                       |
|           |                                    | 1:0 | Reserved                     |      |         | Yes               | Set bits to 0                                                                                                                                                       |
|           |                                    | 7   | Reserved                     |      |         |                   | Set bit to 0                                                                                                                                                        |
|           |                                    | 6   | Reserved                     |      | 0x0C    | Yes               | Set bit to 0                                                                                                                                                        |
|           |                                    | 5:4 | High SD_TH Status            |      |         | Yes               | Enable higher range of signal detect status thresholds<br>[5]: CH0 - CH3<br>[4]: CH4 - CH7                                                                          |
| 0x28      | Signal Detect Status<br>Control    | 3:2 | Fast Signal Detect<br>Status | R/W  |         | Yes               | Enable fast signal detect status<br>[3]: CH0 - CH3<br>[2]: CH4 - CH7<br>Note: In fast signal detect, assert/de-assert response occurs after<br>approximately 3-4 ns |
|           |                                    | 1:0 | Reduced SD Status<br>Gain    |      |         | Yes               | Enable reduced signal detect status gain<br>[1]: CH0 - CH3<br>[0]: CH4 - CH7                                                                                        |
| 0x29-0x2A | Reserved                           | 7:0 | Reserved                     | R/W  | 0x00    |                   | Set bits to 0                                                                                                                                                       |

SNLS396D-JANUARY 2012-REVISED JANUARY 2016



| ADDRESS | REGISTER<br>NAME                | BIT | FIELD                       | TYPE | DEFAULT | EEPROM<br>REG BIT | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |  |  |
|---------|---------------------------------|-----|-----------------------------|------|---------|-------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| 0x2B    |                                 | 7:6 | Reserved                    |      |         |                   | Set bits to 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |  |  |
|         |                                 | 5:4 | Reserved                    |      |         | Yes               | Set bits to 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |  |  |
|         | CH4<br>D_IN0 – S_OUTA0<br>RXDET | 3:2 | RXDET                       | R/W  | 0x00    | Yes               | 00'b = Input is Hi-Z impedance<br>01'b = Auto Rx-Detect,<br>outputs test every 12 ms for 600 ms (50 times) then stops; termination is H<br>until detection; once detected input termination is 50 $\Omega$<br>10'b = Auto Rx-Detect,<br>outputs test every 12 ms until detection occurs; termination is Hi-Z until<br>detection; once detected input termination is 50 $\Omega$<br>11'b = Input is 50 $\Omega$<br>Note: Override RXDET pin and enable register control through Reg 0x08[3 |  |  |
|         |                                 | 1:0 | Reserved                    |      |         |                   | Set bits to 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |  |  |
| 0x2C    | CH4<br>D_IN0 - S_OUTA0<br>EQ    | 7:0 | EQ Control                  | R/W  | 0x2F    | Yes               | EQ Control - total of 256 levels.<br>See Table 2.                                                                                                                                                                                                                                                                                                                                                                                                                                         |  |  |
|         |                                 | 7   | Short Circuit<br>Protection |      |         | Yes               | <ul><li>1 = Enable the short circuit protection</li><li>0 = Disable the short circuit protection</li></ul>                                                                                                                                                                                                                                                                                                                                                                                |  |  |
|         |                                 | 6   | MODE Control                |      |         | Yes               | 1 = PCIe GEN 1/2, 10GE<br>0 = PCIe GEN 3, 10G-KR<br>Note: override the MODE pin in Reg_08.                                                                                                                                                                                                                                                                                                                                                                                                |  |  |
|         | CH4                             | 5:3 | Reserved                    |      |         | Yes               | Set bits to 101'b                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |  |  |
| 0x2D    | CH4<br>D_IN0 – S_OUTA0<br>VOD   | 2:0 | VOD Control                 | R/W  | 0xAD    | Yes               | VOD Control:<br>000'b = 0.6 V<br>001'b = 0.7 V<br>010'b = 0.8 V<br>011'b = 0.9 V<br>100'b = 1.0 V<br>101'b = 1.1 (default)<br>110'b = 1.2<br>111'b = 1.3                                                                                                                                                                                                                                                                                                                                  |  |  |

| ADDRESS                            | REGISTER<br>NAME                | BIT | FIELD        | TYPE    | DEFAULT | EEPROM<br>REG BIT | DESCRIPTION                                                                                                                                                                                                                                                             |
|------------------------------------|---------------------------------|-----|--------------|---------|---------|-------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                                    |                                 | 7   | RXDET Status | R       |         |                   | Observation bit for RXDET CH4 - CHA_0<br>1 = Input 50 $\Omega$ terminated to VDD<br>0 = Input is Hi-Z                                                                                                                                                                   |
|                                    |                                 | 6:5 | Reserved     |         |         |                   | Set bits to 0                                                                                                                                                                                                                                                           |
|                                    |                                 | 4:3 | Reserved     |         |         |                   | Set bits to 0                                                                                                                                                                                                                                                           |
| CH4<br>0x2E D_IN0 - S_OUTA0<br>DEM | D_IN0 - S_OUTA0                 | 2:0 | DEM Control  | R/W     | 0x02    | Yes               | $\begin{array}{l} \text{DEM Control} \\ 000'b = 0 \text{ dB} \\ 001'b = -1.5 \text{ dB} \\ 010'b = -3.5 \text{ dB (default)} \\ 011'b = -5 \text{ dB} \\ 100'b = -6 \text{ dB} \\ 100'b = -8 \text{ dB} \\ 110'b = -9 \text{ dB} \\ 110'b = -12 \text{ dB} \end{array}$ |
|                                    |                                 | 7   | Reserved     |         | 0x00    | Yes               | Set bit to 0                                                                                                                                                                                                                                                            |
| 0x2F                               |                                 | 6:4 | Reserved     | R/W     |         |                   | Set bits to 0                                                                                                                                                                                                                                                           |
| UXZF                               | D_IN0 – S_OUTA0<br>Reserved     | 3:2 | Reserved     |         |         | Yes               | Set bits to 0                                                                                                                                                                                                                                                           |
|                                    |                                 | 1:0 | Reserved     |         |         | Yes               | Set bits to 0                                                                                                                                                                                                                                                           |
| 0x30-0x31                          | Reserved                        | 7:0 | Reserved     | R/W     | 0x00    |                   | Set bits to 0                                                                                                                                                                                                                                                           |
|                                    |                                 | 7:6 | Reserved     |         |         |                   | Set bits to 0                                                                                                                                                                                                                                                           |
| 0x32                               | Reserved                        | 5:4 | Reserved     | R/W     | 0x00    | Yes               | Set bits to 0                                                                                                                                                                                                                                                           |
| 07.52                              | Reserveu                        | 3:2 | Reserved     | FN/ V V | 0,00    | Yes               | Set bits to 0                                                                                                                                                                                                                                                           |
|                                    |                                 | 1:0 | Reserved     |         |         |                   | Set bits to 0                                                                                                                                                                                                                                                           |
| 0x33                               | CH5<br>NC – S_OUTB0<br>Reserved | 7:0 | Reserved     | R/W     | 0x2F    | Yes               |                                                                                                                                                                                                                                                                         |

SNLS396D-JANUARY 2012-REVISED JANUARY 2016



| ADDRESS   | REGISTER<br>NAME           | BIT | FIELD                       | TYPE    | DEFAULT    | EEPROM<br>REG BIT | DESCRIPTION                                                                                                                                                                                                                                                                              |
|-----------|----------------------------|-----|-----------------------------|---------|------------|-------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|           |                            | 7   | Short Circuit<br>Protection |         |            | Yes               | <ul><li>1 = Enable the short circuit protection</li><li>0 = Disable the short circuit protection</li></ul>                                                                                                                                                                               |
|           |                            | 6   | MODE Control                |         |            | Yes               | 1 = PCIe GEN 1/2, 10GE<br>0 = PCIe GEN 3, 10G-KR<br>Note: Override the MODE pin in Reg_08.                                                                                                                                                                                               |
|           | CH5                        | 5:3 | Reserved                    |         |            | Yes               | Set bits to 101'b                                                                                                                                                                                                                                                                        |
| 0x34      | NC – S_OUTB0<br>VOD        | 2:0 | VOD Control                 | R/W     | 0xAD       | Yes               | VOD Control:<br>000'b = 0.6 V<br>001'b = 0.7 V<br>010'b = 0.8 V<br>011'b = 0.9 V<br>100'b = 1.0 V<br>101'b = 1.1 (default)<br>110'b = 1.2<br>111'b = 1.3                                                                                                                                 |
|           | CH5<br>NC – S_OUTB0<br>DEM | 7   | RXDET Status                | R       |            |                   | Observation bit for RXDET CH5 - CHA1<br>1 = Input 50 $\Omega$ terminated to VDD<br>0 = Input is Hi-Z                                                                                                                                                                                     |
|           |                            | 6:5 | Reserved                    |         |            |                   | Set bits to 0                                                                                                                                                                                                                                                                            |
|           |                            | 4:3 | Reserved                    |         | -          |                   | Set bits to 0                                                                                                                                                                                                                                                                            |
| 0x35      |                            | 2:0 | DEM Control                 | R/W     | 0x02<br>/W | Yes               | $\begin{array}{l} \text{DEM Control} \\ 000'b = 0 \ \text{dB} \\ 001'b = -1.5 \ \text{dB} \\ 010'b = -3.5 \ \text{dB} \ (\text{default}) \\ 011'b = -5 \ \text{dB} \\ 100'b = -6 \ \text{dB} \\ 100'b = -8 \ \text{dB} \\ 110'b = -9 \ \text{dB} \\ 110'b = -12 \ \text{dB} \end{array}$ |
|           |                            | 7   | Reserved                    |         |            | Yes               | Set bit to 0                                                                                                                                                                                                                                                                             |
| 0x36      | CH5<br>NC – S_OUTB0        | 6:4 | Reserved                    | R/W     | 0x00       |                   | Set bits to 0                                                                                                                                                                                                                                                                            |
| 0,30      | Reserved                   | 3:2 | Reserved                    | T\/ V V | UXUU       | Yes               | Set bits to 0                                                                                                                                                                                                                                                                            |
|           |                            | 1:0 | Reserved                    |         |            | Yes               | Set bits to 0                                                                                                                                                                                                                                                                            |
| 0x37-0x38 | Reserved                   | 7:0 | Reserved                    | R/W     | 0x00       |                   | Set bits to 0                                                                                                                                                                                                                                                                            |



DS100MB203 SNLS396D – JANUARY 2012 – REVISED JANUARY 2016

| ADDRESS | REGISTER<br>NAME                | BIT | FIELD                       | TYPE         | DEFAULT | EEPROM<br>REG BIT | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
|---------|---------------------------------|-----|-----------------------------|--------------|---------|-------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|         |                                 | 7:6 | Reserved                    |              |         |                   | Set bits to 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
|         |                                 | 5:4 | Reserved                    |              |         | Yes               | Set bits to 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| 0x39    | CH6<br>D_IN1 – S_OUTA1<br>RXDET | 3:2 | RXDET                       | R/W 0x00     |         | Yes               | $\begin{array}{l} 00"b = \mbox{Input is Hi-Z impedance} \\ 01"b = \mbox{Auto Rx-Detect,} \\ outputs test every 12 ms for 600 ms (50 times) then stops; termination is Hi-Z \\ until detection; once detected input termination is 50 \Omega \\ 10"b = \mbox{Auto Rx-Detect,} \\ outputs test every 12 ms until detection occurs; termination is Hi-Z until \\ detection; once detected input termination is 50 \Omega \\ 11"b = \mbox{Input is 50 } \Omega \\ Note: Override RXDET pin and enable register control through Reg 0x08[3] \end{array}$ |
|         |                                 | 1:0 | Reserved                    |              |         |                   | Set bits to 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| 0x3A    | CH6<br>D_IN1 – S_OUTA1<br>EQ    | 7:0 | EQ Control                  | R/W 0x2F Yes |         |                   | EQ Control - total of 256 levels.<br>See Table 2.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
|         |                                 | 7   | Short Circuit<br>Protection |              |         | Yes               | 1 = Enable the short circuit protection<br>0 = Disable the short circuit protection                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
|         |                                 | 6   | MODE Control                |              |         | Yes               | 1 = PCIe GEN 1/2, 10GE<br>0 = PCIe GEN 3, 10G-KR<br>Note: override the MODE pin in Reg_08.                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
|         | CH6                             | 5:3 | Reserved                    | _            |         | Yes               | Set bits to 0101'b                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| 0x3B    | CH6<br>D_IN1 – S_OUTA1<br>VOD   | 2:0 | VOD Control                 | R/W          | 0xAD    | Yes               | VOD Control:<br>000'b = 0.6 V<br>001'b = 0.7 V<br>010'b = 0.8 V<br>011'b = 0.9 V<br>100'b = 1.0 V<br>101'b = 1.1 (default)<br>110'b = 1.2<br>111'b = 1.3                                                                                                                                                                                                                                                                                                                                                                                            |

SNLS396D – JANUARY 2012 – REVISED JANUARY 2016



| ADDRESS                          | REGISTER<br>NAME            | BIT | FIELD        | TYPE  | DEFAULT | EEPROM<br>REG BIT | DESCRIPTION                                                                                                                                                                                                                                                             |
|----------------------------------|-----------------------------|-----|--------------|-------|---------|-------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                                  |                             | 7   | RXDET Status | R     |         |                   | Observation bit for RXDET CH6 - CHA_2<br>1 = Input 50 $\Omega$ terminated to VDD<br>0 = Input is Hi-Z                                                                                                                                                                   |
|                                  |                             | 6:5 | Reserved     |       |         |                   | Set bits to 0                                                                                                                                                                                                                                                           |
|                                  |                             | 4:3 | Reserved     |       |         |                   | Set bits to 0                                                                                                                                                                                                                                                           |
| CH6<br>0x3C D_IN1 – S_OUT<br>DEM | D_IN1 - S_OUTA1             | 2:0 | DEM Control  | R/W   | 0x02    | Yes               | $\begin{array}{l} \text{DEM Control} \\ 000'b = 0 \text{ dB} \\ 001'b = -1.5 \text{ dB} \\ 010'b = -3.5 \text{ dB (default)} \\ 011'b = -5 \text{ dB} \\ 100'b = -6 \text{ dB} \\ 100'b = -8 \text{ dB} \\ 110'b = -9 \text{ dB} \\ 110'b = -12 \text{ dB} \end{array}$ |
|                                  |                             | 7   | Reserved     |       | 0x00    | Yes               | Set bit to 0                                                                                                                                                                                                                                                            |
| 0x3D                             |                             | 6:4 | Reserved     | R/W   |         |                   | Set bits to 0                                                                                                                                                                                                                                                           |
| 0,30                             | D_IN1 – S_OUTA1<br>Reserved | 3:2 | Reserved     | R/ VV |         | Yes               | Set bits to 0                                                                                                                                                                                                                                                           |
|                                  |                             | 1:0 | Reserved     |       |         | Yes               | Set bits to 0                                                                                                                                                                                                                                                           |
| 0x3E-0x3F                        | Reserved                    | 7:0 | Reserved     | R/W   | 0x00    |                   | Set bits to 0                                                                                                                                                                                                                                                           |
|                                  |                             | 7:6 | Reserved     |       |         |                   | Set bits to 0                                                                                                                                                                                                                                                           |
| 0x40                             | Reserved                    | 5:4 | Reserved     | R/W   | 0x00    | Yes               | Set bits to 0                                                                                                                                                                                                                                                           |
| 0,40                             | Reserved                    | 3:2 | Reserved     | 17/17 | 0,00    | Yes               | Set bits to 0                                                                                                                                                                                                                                                           |
|                                  |                             | 1:0 | Reserved     |       |         |                   | Set bits to 0                                                                                                                                                                                                                                                           |
| 0x41                             | CH7<br>NC – S_OUTB1<br>EQ   | 7:0 | EQ Control   | R/W   | 0x2F    | Yes               | EQ Control - total of 256 levels.<br>See Table 2.                                                                                                                                                                                                                       |



 Table 7. SMBUS Slave Mode Register Map (continued)

| ADDRESS   | REGISTER<br>NAME           | BIT | FIELD                       | TYPE  | DEFAULT | EEPROM<br>REG BIT | DESCRIPTION                                                                                                                                                                                                                                                                              |
|-----------|----------------------------|-----|-----------------------------|-------|---------|-------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|           |                            | 7   | Short Circuit<br>Protection |       |         | Yes               | <ul><li>1 = Enable the short circuit protection</li><li>0 = Disable the short circuit protection</li></ul>                                                                                                                                                                               |
|           |                            | 6   | MODE Control                |       |         | Yes               | 1 = PCIe GEN 1/2, 10GE<br>0 = PCIe GEN 3, 10G-KR<br>Note: Override the MODE pin in Reg_08.                                                                                                                                                                                               |
|           | CH7                        | 5:3 | Reserved                    |       |         | Yes               | Set bits to 101'b                                                                                                                                                                                                                                                                        |
| 0x42      | NC – S_OUTB1<br>VOD        | 2:0 | VOD Control                 | R/W   | 0xAD    | Yes               | VOD Control:<br>000'b = 0.6 V<br>001'b = 0.7 V<br>010'b = 0.8 V<br>011'b = 0.9 V<br>100'b = 1.0 V<br>101'b = 1.1 (default)<br>110'b = 1.2<br>111'b = 1.3                                                                                                                                 |
|           | CH7<br>NC – S_OUTB1<br>DEM | 7   | RXDET Status                | R     | 0x02    |                   | Observation bit for RXDET CH7 - CHA_3<br>1 = Input 50 $\Omega$ terminated to VDD<br>0 = Input is Hi-Z                                                                                                                                                                                    |
|           |                            | 6:5 | Reserved                    |       |         |                   | Set bits to 0                                                                                                                                                                                                                                                                            |
|           |                            | 4:3 | Reserved                    |       |         |                   | Set bits to 0                                                                                                                                                                                                                                                                            |
| 0x43      |                            | 2:0 | DEM Control                 | R/W   |         | Yes               | $\begin{array}{l} \text{DEM Control} \\ 000'b = 0 \ \text{dB} \\ 001'b = -1.5 \ \text{dB} \\ 010'b = -3.5 \ \text{dB} \ (\text{default}) \\ 011'b = -5 \ \text{dB} \\ 100'b = -6 \ \text{dB} \\ 100'b = -8 \ \text{dB} \\ 110'b = -9 \ \text{dB} \\ 111'b = -12 \ \text{dB} \end{array}$ |
|           |                            | 7   | Reserved                    |       |         | Yes               | Set bit to 0.                                                                                                                                                                                                                                                                            |
| 0x44      | CH7<br>NC – S_OUTB1        | 6:4 | Reserved                    | R/W   | 0x00    |                   | Set bits to 0.                                                                                                                                                                                                                                                                           |
| UX44      | Reserved                   | 3:2 | Reserved                    | K/ VV | UXUU    | Yes               | Set bits to 0.                                                                                                                                                                                                                                                                           |
|           |                            | 1:0 | Reserved                    |       |         | Yes               | Set bits to 0.                                                                                                                                                                                                                                                                           |
| 0x45      | Reserved                   | 7:0 | Reserved                    | R/W   | 0x00    |                   | Set bits to 0.                                                                                                                                                                                                                                                                           |
| 0x46      | Reserved                   | 7:0 | Reserved                    | R/W   | 0x38    |                   | Set bits to 0x38                                                                                                                                                                                                                                                                         |
| 0x47      | Reserved                   | 7:4 | Reserved                    | R/W   | 0x00    |                   | Set bits to 0.                                                                                                                                                                                                                                                                           |
|           | 10001700                   | 3:0 | Reserved                    |       | 0,000   | Yes               | Set bits to 0.                                                                                                                                                                                                                                                                           |
| 0x48      | Reserved                   | 7:6 | Reserved                    | R/W   | 0x05    | Yes               | Set bits to 0.                                                                                                                                                                                                                                                                           |
|           |                            | 5:0 | Reserved                    | R/W   |         |                   | Set bits to 00 0101'b                                                                                                                                                                                                                                                                    |
| 0x49-0x4B | Reserved                   | 7:0 | Reserved                    | R/W   | 0x00    |                   | Set bits to 0.                                                                                                                                                                                                                                                                           |

Copyright © 2012–2016, Texas Instruments Incorporated

SNLS396D-JANUARY 2012-REVISED JANUARY 2016



www.ti.com

## Table 7. SMBUS Slave Mode Register Map (continued)

| ADDRESS     | REGISTER<br>NAME                  | BIT | FIELD                    | TYPE     | DEFAULT | EEPROM<br>REG BIT | DESCRIPTION                                                                                                                                                                                                                                 |  |  |  |  |
|-------------|-----------------------------------|-----|--------------------------|----------|---------|-------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
|             |                                   | 7:3 | Reserved                 | R/W      |         | Yes               | Set bits to 0.                                                                                                                                                                                                                              |  |  |  |  |
| 0x4C Reserv | Reserved                          | 2:1 | Reserved                 | R/W 0x00 |         |                   | Set bits to 0.                                                                                                                                                                                                                              |  |  |  |  |
|             |                                   | 0   | Reserved                 | R/W      |         | Yes               | Set bits to 0.                                                                                                                                                                                                                              |  |  |  |  |
| 0x4D-0x50   | Reserved                          | 7:0 | Reserved                 | R/W      | 0x00    |                   | Set bits to 0.                                                                                                                                                                                                                              |  |  |  |  |
| 0.454       | 0x51 Device ID                    | 7:5 | VERSION                  | R        | 0.46    |                   | 010'b                                                                                                                                                                                                                                       |  |  |  |  |
| UXOT        | Device ID                         | 4:0 | ID                       | ĸ        | 0x46    |                   | 0 0110'b                                                                                                                                                                                                                                    |  |  |  |  |
| 0x52-0x55   | Reserved                          | 7:0 | Reserved                 | R/W      | 0x00    |                   | Set bits to 0.                                                                                                                                                                                                                              |  |  |  |  |
| 0x56        | Reserved                          | 7:0 | Reserved                 | R/W      | 0x10    |                   | Set bits to 0x10                                                                                                                                                                                                                            |  |  |  |  |
| 0x57        | Reserved                          | 7:0 | Reserved                 | R/W      | 0x64    |                   | Set bits to 0x64                                                                                                                                                                                                                            |  |  |  |  |
| 0x58        | Reserved                          | 7:0 | Reserved                 | R/W      | 0x21    |                   | Set bits to 0x21                                                                                                                                                                                                                            |  |  |  |  |
| 0x59        | Reserved                          | 7:1 | Reserved                 |          |         |                   | Set bits to 0.                                                                                                                                                                                                                              |  |  |  |  |
| 0x59        | Reserved                          | 0   | Reserved                 | R/W      | 0x00    | Yes               | Set bit to 0.                                                                                                                                                                                                                               |  |  |  |  |
| 0x5A        | Reserved                          | 7:0 | Reserved                 | R/W      | 0x54    | Yes               | Set bits to 0x54                                                                                                                                                                                                                            |  |  |  |  |
| 0x5B        | Reserved                          | 7:0 | Reserved                 | R/W      | 0x54    | Yes               | Set bits to 0x54                                                                                                                                                                                                                            |  |  |  |  |
| 0x5C-0x5D   | Reserved                          | 7:0 | Reserved                 | R/W      | 0x00    |                   | Set bits to 0.                                                                                                                                                                                                                              |  |  |  |  |
|             |                                   | 7:3 | Reserved                 |          |         |                   | Set bits to 0.                                                                                                                                                                                                                              |  |  |  |  |
|             | Override SEL [1:0] and            | 2   | Override SEL1 pin        | R/W      |         |                   | 1: Block SEL1 pin control; use Reg_5F to configure.<br>0: Allow SEL1 pin control                                                                                                                                                            |  |  |  |  |
| 0x5E        | Override SEL[1:0] and<br>INPUT_EN | 1   | Override SEL0 pin        |          | 0x00    |                   | 1: Block SEL0 pin control; use Reg_5F to configure.<br>0: Allow SEL0 pin control                                                                                                                                                            |  |  |  |  |
|             |                                   | 0   | Override INPUT_EN<br>pin |          |         |                   | 1: Block INPUT_EN pin control; use Reg_5F to configure.<br>0: Allow INPUT_EN pin control                                                                                                                                                    |  |  |  |  |
|             |                                   | 7:6 | SEL1 Control             |          |         |                   | Select for Lane 1.<br>00: 0 - selects input S_INB1±, output S_OUTB1±.<br>01: 20 kΩ to GND - selects input S_INB1±, output S_OUTA1±<br>10: FLOAT - selects input S_INA1±, output S_OUTB1±<br>11: 1 - selects input S_INA1±, output S_OUTA1±. |  |  |  |  |
| 0x5F        | Control SEL[1:0] and<br>INPUT_EN  | 5:4 | SEL0 Control             | R/W      | 0x00    |                   | Select for Lane 0.<br>00: 0 - selects input S_INB0±, output S_OUTB0±.<br>01: 20kΩ to GND - selects input S_INB0±, output S_OUTA0±<br>10: FLOAT - selects input S_INA0±, output S_OUTB0±<br>11: 1 - selects input S_INA0±, output S_OUTA0±.  |  |  |  |  |
|             |                                   | 3:2 | INPUT_EN Control         |          |         |                   | 1: Block SEL0 pin control; use Reg_5F to configure.<br>0: Allow SEL0 pin control                                                                                                                                                            |  |  |  |  |
|             |                                   | 1:0 | Reserved                 |          |         |                   | 1: Block INPUT_EN pin control; use Reg_5F to configure.<br>0: Allow INPUT_EN pin control                                                                                                                                                    |  |  |  |  |

# Table 8. EEPROM Register Map With Default Value

| EEPROM ADDRESS<br>BYTE |        | BIT 7                       | BIT 6                       | BIT 5                       | BIT 4                       | BIT 3                       | BIT 2                       | BIT 1                       | BIT 0                       |
|------------------------|--------|-----------------------------|-----------------------------|-----------------------------|-----------------------------|-----------------------------|-----------------------------|-----------------------------|-----------------------------|
| Description            | - 0x00 | CRC_EN                      | Address Map<br>Present      | EEPROM > 256<br>Bytes       | Reserved                    | DEVICE<br>COUNT[3]          | DEVICE<br>COUNT[2]          | DEVICE<br>COUNT[1]          | DEVICE<br>COUNT[0]          |
| Default<br>Value 0x00  | 0,00   | 0                           | 0                           | 0                           | 0                           | 0                           | 0                           | 0                           | 0                           |
| Description            |        | Reserved                    |
| Default<br>Value 0x00  | 0x01   | 0                           | 0                           | 0                           | 0                           | 0                           | 0                           | 0                           | 0                           |
| Description            | - 0x02 | Max EEPROM<br>Burst size[7] | Max EEPROM<br>Burst size[6] | Max EEPROM<br>Burst size[5] | Max EEPROM<br>Burst size[4] | Max EEPROM<br>Burst size[3] | Max EEPROM<br>Burst size[2] | Max EEPROM<br>Burst size[1] | Max EEPROM<br>Burst size[0] |
| Default<br>Value 0x00  | 0x02   | 0                           | 0                           | 0                           | 0                           | 0                           | 0                           | 0                           | 0                           |
| Description            |        | PWDN_CH7                    | PWDN_CH6                    | PWDN_CH5                    | PWDN_CH4                    | PWDN_CH3                    | PWDN_CH2                    | PWDN_CH1                    | PWDN_CH0                    |
| SMBus Register         | 0x03   | 0x01[7]                     | 0x01[6]                     | 0x01[5]                     | 0x01[4]                     | 0x01[3]                     | 0x01[2]                     | 0x01[1]                     | 0x01[0]                     |
| Default<br>Value 0x00  | ence   | 0                           | 0                           | 0                           | 0                           | 0                           | 0                           | 0                           | 0                           |
| Description            |        | Reserved                    | Reserved                    | Reserved                    | Reserved                    | Ovrd_RESET                  | Reserved                    | Reserved                    | Reserved                    |
| SMBus Register         | 0x04   | 0x02[5]                     | 0x02[4]                     | 0x02[3]                     | 0x02[2]                     | 0x02[0]                     | 0x04[7]                     | 0x04[6]                     | 0x04[5]                     |
| Default<br>Value 0x00  |        | 0                           | 0                           | 0                           | 0                           | 0                           | 0                           | 0                           | 0                           |
| Description            |        | Reserved                    |
| SMBus Register         | 0x05   | 0x04[4]                     | 0x04[3]                     | 0x04[2]                     | 0x04[1]                     | 0x04[0]                     | 0x06[4]                     | 0x08[6]                     | 0x08[5]                     |
| Default<br>Value 0x04  |        | 0                           | 0                           | 0                           | 0                           | 0                           | 1                           | 0                           | 0                           |
| Description            |        | Reserved                    | Ovrd_RXDET                  | Ovrd_MODE                   | Reserved                    | Reserved                    | Reserved                    | Reserved                    | Reserved                    |
| SMBus Register         | 0x06   | 0x08[4]                     | 0x08[3]                     | 0x08[2]                     | 0x08[1]                     | 0x08[0]                     | 0x0B[6]                     | 0x0B[5]                     | 0x0B[4]                     |
| Default<br>Value 0x07  |        | 0                           | 0                           | 0                           | 0                           | 0                           | 1                           | 1                           | 1                           |
| Description            |        | Reserved                    | Reserved                    | Reserved                    | Reserved                    | Reserved                    | Reserved                    | CH0_RXDET_1                 | CH0_RXDET_0                 |
| SMBus Register         | 0x07   | 0x0B[3]                     | 0x0B[2]                     | 0x0B[1]                     | 0x0B[0]                     | 0x0E[5]                     | 0x0E[4]                     | 0x0E[3]                     | 0x0E[2]                     |
| Default<br>Value 0x00  |        | 0                           | 0                           | 0                           | 0                           | 0                           | 0                           | 0                           | 0                           |
| Description            |        | CH0_EQ_7                    | CH0_EQ_6                    | CH0_EQ_5                    | CH0_EQ_4                    | CH0_EQ_3                    | CH0_EQ_2                    | CH0_EQ_1                    | CH0_EQ_0                    |
| SMBus Register         | 0x08   | 0x0F[7]                     | 0x0F[6]                     | 0x0F[5]                     | 0x0F[4]                     | 0x0F[3]                     | 0x0F[2]                     | 0x0F[1]                     | 0x0F[0]                     |
| Default<br>Value 0x2F  |        | 0                           | 0                           | 1                           | 0                           | 1                           | 1                           | 1                           | 1                           |

SNLS396D-JANUARY 2012-REVISED JANUARY 2016



www.ti.com

Table 8. EEPROM Register Map With Default Value (continued)

| EEPROM ADDRESS<br>BYTE |                |      | BIT 7    | BIT 6     | BIT 5       | BIT 4       | BIT 3     | BIT 2        | BIT 1       | BIT 0       |
|------------------------|----------------|------|----------|-----------|-------------|-------------|-----------|--------------|-------------|-------------|
| Description            |                |      | Reserved | Reserved  | Reserved    | Reserved    | Reserved  | Reserved     | Reserved    | Reserved    |
| SMBus Reg              | gister         | 0.09 | 0x10[7]  | 0x10[6]   | 0x10[5]     | 0x10[4]     | 0x10[3]   | 0x10[2]      | 0x10[1]     | 0x10[0]     |
| Default<br>Value       | 0xAD           |      | 1        | 0         | 1           | 0           | 1         | 1            | 0           | 1           |
| Description            |                |      | Reserved | Reserved  | Reserved    | Reserved    | Reserved  | Reserved     | Reserved    | Reserved    |
| SMBus Reg              | gister         | 0x0A | 0x11[2]  | 0x11[1]   | 0x11[0]     | 0x12[7]     | 0x12[3]   | 0x12[2]      | 0x12[1]     | 0x12[0]     |
| Default<br>Value       | 0x40           |      | 0        | 1         | 0           | 0           | 0         | 0            | 0           | 0           |
| Description            |                |      | Reserved | Reserved  | CH1_RXDET_1 | CH1_RXDET_0 | CH1_EQ_7  | CH1_EQ_6     | CH1_EQ_5    | CH1_EQ_4    |
| SMBus Reg              | gister         | 0x0B | 0x15[5]  | 0x15[4]   | 0x15[3]     | 0x15[2]     | 0x16[7]   | 0x16[6]      | 0x16[5]     | 0x16[4]     |
| Default<br>Value       | 0x02           |      | 0        | 0         | 0           | 0           | 0         | 0            | 1           | 0           |
| Description            |                |      | CH1_EQ_3 | CH1_EQ_2  | CH1_EQ_1    | CH1_EQ_0    | CH1_SCP   | CH1_Sel_MODE | Reserved    | Reserved    |
| SMBus Reg              | gister         | 0x0C | 0x16[3]  | 0x16[2]   | 0x16[1]     | 0x16[0]     | 0x17[7]   | 0x17[6]      | 0x17[5]     | 0x17[4]     |
| Default<br>Value       | 0xFA           |      | 1        | 1         | 1           | 1           | 1         | 0            | 1           | 0           |
| Description            |                |      | Reserved | CH1_VOD_2 | CH1_VOD_1   | CH1_VOD_0   | CH1_DEM_2 | CH1_DEM_1    | CH1_DEM_0   | Reserved    |
| SMBus Reg              | gister         | 0x0D | 0x17[3]  | 0x17[2]   | 0x17[1]     | 0x17[0]     | 0x18[2]   | 0x18[1]      | 0x18[0]     | 0x19[7]     |
| Default<br>Value       | 0xD4           |      | 1        | 1         | 0           | 1           | 0         | 1            | 0           | 0           |
| Description            |                |      | Reserved | Reserved  | Reserved    | Reserved    | Reserved  | Reserved     | CH2_RXDET_1 | CH2_RXDET_0 |
| SMBus Reg              | gister         | 0x0E | 0x19[3]  | 0x19[2]   | 0x19[1]     | 0x19[0]     | 0x1C[5]   | 0x1C[4]      | 0x1C[3]     | 0x1C[2]     |
| Default<br>Value       | 0x00           |      | 0        | 0         | 0           | 0           | 0         | 0            | 0           | 0           |
| Description            |                |      | CH2_EQ_7 | CH2_EQ_6  | CH2_EQ_5    | CH2_EQ_4    | CH2_EQ_3  | CH2_EQ_2     | CH2_EQ_1    | CH2_EQ_0    |
| SMBus Reg              | gister         | 0x0F | 0x1D[7]  | 0x1D[6]   | 0x1D[5]     | 0x1D[4]     | 0x1D[3]   | 0x1D[2]      | 0x1D[1]     | 0x1D[0]     |
| Default<br>Value       | 0x2F           |      | 0        | 0         | 1           | 0           | 1         | 1            | 1           | 1           |
| Description            |                |      | Reserved | Reserved  | Reserved    | Reserved    | Reserved  | Reserved     | Reserved    | Reserved    |
| SMBus Reg              | SMBus Register |      | 0x1E[7]  | 0x1E[6]   | 0x1E[5]     | 0x1E[4]     | 0x1E[3]   | 0x1E[2]      | 0x1E[1]     | 0x1E[0]     |
| Default<br>Value       | 0xAD           |      | 1        | 0         | 1           | 0           | 1         | 1            | 0           | 1           |
| Description            |                |      | Reserved | Reserved  | Reserved    | Reserved    | Reserved  | Reserved     | Reserved    | Reserved    |
| SMBus Register         |                | 0x11 | 0x1F[2]  | 0x1F[1]   | 0x1F[0]     | 0x20[7]     | 0x20[3]   | 0x20[2]      | 0x20[1]     | 0x20[0]     |
| Default<br>Value       | 0x40           |      | 0        | 1         | 0           | 0           | 0         | 0            | 0           | 0           |

## Table 8. EEPROM Register Map With Default Value (continued)

| EEPROM<br>B      | I ADDR<br>YTE    | ESS   | BIT 7         | BIT 6            | BIT 5            | BIT 4       | BIT 3     | BIT 2            | BIT 1            | BIT 0         |
|------------------|------------------|-------|---------------|------------------|------------------|-------------|-----------|------------------|------------------|---------------|
| Description      |                  |       | Reserved      | Reserved         | CH3_RXDET_1      | CH3_RXDET_0 | CH3_EQ_7  | CH3_EQ_6         | CH3_EQ_5         | CH3_EQ_4      |
| SMBus Reg        | ister            | 0x12  | 0x23[5]       | 0x23[4]          | 0x23[3]          | 0x23[2]     | 0x24[7]   | 0x24[6]          | 0x24[5]          | 0x24[4]       |
| Default<br>Value | 0x02             | 0.1.2 | 0             | 0                | 0                | 0           | 0         | 0                | 1                | 0             |
| Description      |                  |       | CH3_EQ_3      | CH3_EQ_2         | CH3_EQ_1         | CH3_EQ_0    | CH3_SCP   | CH3_Sel_MODE     | Reserved         | Reserved      |
| SMBus Reg        | ister            | 0x13  | 0x24[3]       | 0x24[2]          | 0x24[1]          | 0x24[0]     | 0x25[7]   | 0x25[6]          | 0x25[5]          | 0x25[4]       |
| Default<br>Value | 0xFA             |       | 1             | 1                | 1                | 1           | 1         | 0                | 1                | 0             |
| Description      |                  |       | Reserved      | CH3_VOD_2        | CH3_VOD_1        | CH3_VOD_0   | CH3_DEM_2 | CH3_DEM_1        | CH3_DEM_0        | Reserved      |
| SMBus Reg        | ister            | 0x14  | 0x25[3]       | 0x25[2]          | 0x25[1]          | 0x25[0]     | 0x26[2]   | 0x26[1]          | 0x26[0]          | 0x27[7]       |
| Default<br>Value | 0xD4             |       | 1             | 1                | 0                | 1           | 0         | 1                | 0                | 0             |
| Description      |                  |       | Reserved      | Reserved         | Reserved         | Reserved    | Reserved  | hi_idle_SD CH0-3 | hi_idle_SD CH4-7 | fast_SD CH0-3 |
| SMBus Reg        | jister           | 0x15  | 0x27[3]       | 0x27[2]          | 0x27[1]          | 0x27[0]     | 0x28[6]   | 0x28[5]          | 0x28[4]          | 0x28[3]       |
| Default<br>Value | 0x01             |       | 0             | 0                | 0                | 0           | 0         | 0                | 0                | 1             |
| Description      |                  |       | fast_SD CH4-7 | lo_gain_SD CH0-3 | lo_gain_SD CH4-7 | Reserved    | Reserved  | CH4_RXDET_1      | CH4_RXDET_0      | CH4_EQ_7      |
| SMBus Reg        | MBus Register 0x |       | 0x28[2]       | 0x28[1]          | 0x28[0]          | 0x2B[5]     | 0x2B[4]   | 0x2B[3]          | 0x2B[2]          | 0x2C[7]       |
| Default<br>Value | 0x80             |       | 1             | 0                | 0                | 0           | 0         | 0                | 0                | 0             |
| Description      |                  |       | CH4_EQ_6      | CH4_EQ_5         | CH4_EQ_4         | CH4_EQ_3    | CH4_EQ_2  | CH4_EQ_1         | CH4_EQ_0         | CH4_SCP       |
| SMBus Reg        | ister            | 0x17  | 0x2C[6]       | 0x2C[5]          | 0x2C[4]          | 0x2C[3]     | 0x2C[2]   | 0x2C[1]          | 0x2C[0]          | 0x2D[7]       |
| Default<br>Value | 0x5F             |       | 0             | 1                | 0                | 1           | 1         | 1                | 1                | 1             |
| Description      |                  |       | CH4_Sel_MODE  | Reserved         | Reserved         | Reserved    | CH4_VOD_2 | CH4_VOD_1        | CH4_VOD_0        | CH4_DEM_2     |
| SMBus Reg        | ister            | 0x18  | 0x2D[6]       | 0x2D[5]          | 0x2D[4]          | 0x2D[3]     | 0x2D[2]   | 0x2D[1]          | 0x2D[0]          | 0x2E[2]       |
| Default<br>Value | 0x5A             |       | 0             | 1                | 0                | 1           | 1         | 0                | 1                | 0             |
| Description      |                  |       | CH4_DEM_1     | CH4_DEM_0        | Reserved         | Reserved    | Reserved  | Reserved         | Reserved         | Reserved      |
| SMBus Register   |                  | 0x19  | 0x2E[1]       | 0x2E[0]          | 0x2F[7]          | 0x2F[3]     | 0x2F[2]   | 0x2F[1]          | 0x2F[0]          | 0x32[5]       |
| Default<br>Value | 0x80             | 5     | 1             | 0                | 0                | 0           | 0         | 0                | 0                | 0             |
| Description      |                  |       | Reserved      | Reserved         | Reserved         | Reserved    | Reserved  | Reserved         | Reserved         | Reserved      |
| SMBus Reg        | ister            | 0x1A  | 0x32[4]       | 0x32[3]          | 0x32[2]          | 0x33[7]     | 0x33[6]   | 0x33[5]          | 0x33[4]          | 0x33[3]       |
| Default<br>Value | 0x05             |       | 0             | 0                | 0                | 0           | 0         | 1                | 0                | 1             |

Copyright © 2012–2016, Texas Instruments Incorporated

#### DS100MB203

SNLS396D-JANUARY 2012-REVISED JANUARY 2016



www.ti.com

## Table 8. EEPROM Register Map With Default Value (continued)

| EEPRON           |                   | ESS  | BIT 7        | BIT 6     | BIT 5     | BIT 4     | BIT 3        | BIT 2       | BIT 1       | BIT 0     |
|------------------|-------------------|------|--------------|-----------|-----------|-----------|--------------|-------------|-------------|-----------|
| Description      |                   |      | Reserved     | Reserved  | Reserved  | CH5_SCP   | CH5_Sel_MODE | Reserved    | Reserved    | Reserved  |
| SMBus Reg        | gister            | 0x1B | 0x33[2]      | 0x33[1]   | 0x33[0]   | 0x34[7]   | 0x34[6]      | 0x34[5]     | 0x34[4]     | 0x34[3]   |
| Default<br>Value | 0xF5              | UNID | 1            | 1         | 1         | 1         | 0            | 1           | 0           | 1         |
| Description      | *                 |      | CH5_VOD_2    | CH5_VOD_1 | CH5_VOD_0 | CH5_DEM_2 | CH5_DEM_1    | CH5_DEM_0   | Reserved    | Reserved  |
| SMBus Reg        | gister            | 0x1C | 0x34[2]      | 0x34[1]   | 0x34[0]   | 0x35[2]   | 0x35[1]      | 0x35[0]     | 0x36[7]     | 0x36[3]   |
| Default<br>Value | 0xA8              |      | 1            | 0         | 1         | 0         | 1            | 0           | 0           | 0         |
| Description      |                   |      | Reserved     | Reserved  | Reserved  | Reserved  | Reserved     | CH6_RXDET_1 | CH6_RXDET_0 | CH6_EQ_7  |
| SMBus Reg        | gister            | 0x1D | 0x36[2]      | 0x36[1]   | 0x36[0]   | 0x39[5]   | 0x39[4]      | 0x39[3]     | 0x39[2]     | 0x3A[7]   |
| Default<br>Value | 0x00              |      | 0            | 0         | 0         | 0         | 0            | 0           | 0           | 0         |
| Description      |                   |      | CH6_EQ_6     | CH6_EQ_5  | CH6_EQ_4  | CH6_EQ_3  | CH6_EQ_2     | CH6_EQ_1    | CH6_EQ_0    | CH6_SCP   |
| SMBus Reg        | gister            | 0x1E | 0x3A[6]      | 0x3A[5]   | 0x3A[4]   | 0x3A[3]   | 0x3A[2]      | 0x3A[1]     | 0x3A[0]     | 0x3B[7]   |
| Default<br>Value | 0x5F              | 0    | 0            | 1         | 0         | 1         | 1            | 1           | 1           | 1         |
| Description      |                   |      | CH6_Sel_MODE | Reserved  | Reserved  | Reserved  | CH6_VOD_2    | CH6_VOD_1   | CH6_VOD_0   | CH6_DEM_2 |
| SMBus Reg        | Bus Register 0x1F |      | 0x3B[6]      | 0x3B[5]   | 0x3B[4]   | 0x3B[3]   | 0x3B[2]      | 0x3B[1]     | 0x3B[0]     | 0x3C[2]   |
| Default<br>Value | 0x5A              |      | 0            | 1         | 0         | 1         | 1            | 0           | 1           | 0         |
| Description      |                   |      | CH6_DEM_1    | CH6_DEM_0 | Reserved  | Reserved  | Reserved     | Reserved    | Reserved    | Reserved  |
| SMBus Reg        | gister            | 0x20 | 0x3C[1]      | 0x3C[0]   | 0x3D[7]   | 0x3D[3]   | 0x3D[2]      | 0x3D[1]     | 0x3D[0]     | 0x40[5]   |
| Default<br>Value | 0x80              |      | 1            | 0         | 0         | 0         | 0            | 0           | 0           | 0         |
| Description      |                   |      | Reserved     | Reserved  | Reserved  | Reserved  | Reserved     | Reserved    | Reserved    | Reserved  |
| SMBus Reg        | gister            | 0x21 | 0x40[4]      | 0x40[3]   | 0x40[2]   | 0x41[7]   | 0x41[6]      | 0x41[5]     | 0x41[4]     | 0x41[3]   |
| Default<br>Value | 0x05              |      | 0            | 0         | 0         | 0         | 0            | 1           | 0           | 1         |
| Description      |                   |      | Reserved     | Reserved  | Reserved  | CH7_SCP   | CH7_Sel_MODE | Reserved    | Reserved    | Reserved  |
| SMBus Reg        | gister            | 0x22 | 0x41[2]      | 0x41[1]   | 0x41[0]   | 0x42[7]   | 0x42[6]      | 0x42[5]     | 0x42[4]     | 0x42[3]   |
| Default<br>Value | 0xF5              |      | 1            | 1         | 1         | 1         | 0            | 1           | 0           | 1         |
| Description      |                   |      | CH7_VOD_2    | CH7_VOD_1 | CH7_VOD_0 | CH7_DEM_2 | CH7_DEM_1    | CH7_DEM_0   | Reserved    | Reserved  |
| SMBus Reg        | gister            | 0x23 | 0x42[2]      | 0x42[1]   | 0x42[0]   | 0x43[2]   | 0x43[1]      | 0x43[0]     | 0x44[7]     | 0x44[3]   |
| Default<br>Value | 0xA8              |      | 1            | 0         | 1         | 0         | 1            | 0           | 0           | 0         |

| EEPROM<br>B      | I ADDRI<br>YTE | ESS  | BIT 7    | BIT 6    | BIT 5    | BIT 4    | BIT 3    | BIT 2    | BIT 1    | BIT 0    |
|------------------|----------------|------|----------|----------|----------|----------|----------|----------|----------|----------|
| Description      |                |      | Reserved |
| SMBus Reg        | jister         | 0x24 | 0x44[2]  | 0x44[1]  | 0x44[0]  | 0x47[3]  | 0x47[2]  | 0x47[1]  | 0x47[0]  | 0x48[7]  |
| Default<br>Value | 0x00           | 0724 | 0        | 0        | 0        | 0        | 0        | 0        | 0        | 0        |
| Description      | Description    |      | Reserved |
| SMBus Reg        | SMBus Register |      | 0x48[6]  | 0x4C[7]  | 0x4C[6]  | 0x4C[5]  | 0x4C[4]  | 0x4C[3]  | 0x4C[0]  | 0x59[0]  |
| Default<br>Value | 0x00           | 0x25 | 0        | 0        | 0        | 0        | 0        | 0        | 0        | 0        |
| Description      |                |      | Reserved |
| SMBus Reg        | jister         | 0x26 | 0x5A[7]  | 0x5A[6]  | 0x5A[5]  | 0x5A[4]  | 0x5A[3]  | 0x5A[2]  | 0x5A[1]  | 0x5A[0]  |
| Default<br>Value | 0x54           | 0.20 | 0        | 1        | 0        | 1        | 0        | 1        | 0        | 0        |
| Description      |                |      | Reserved |
| SMBus Register   |                | 0x27 | 0x5B[7]  | 0x5B[6]  | 0x5B[5]  | 0x5B[4]  | 0x5B[3]  | 0x5B[2]  | 0x5B[1]  | 0x5B[0]  |
| Default<br>Value | 0x54           | 0,21 | 0        | 1        | 0        | 1        | 0        | 1        | 0        | 0        |

## Table 8. EEPROM Register Map With Default Value (continued)

## 8 Application and Implementation

## 8.1 Application Information

#### 8.1.1 General Recommendations

The DS100MB203 is a high-performance circuit capable of delivering excellent performance. Pay careful attention to the details associated with high-speed design as well as providing a clean power supply. Refer to the information below and Revision 4 of the LVDS Owner's Manual for more detailed information on high speed design tips to address signal integrity design issues.



Figure 8. Test Set-Up Connections Diagram



Figure 9. Test Set-Up Connections Diagram



#### 8.2 Typical Application



Figure 10. Storage Application

#### 8.2.1 Design Requirements

As with any high-speed design, there are many factors which influence the overall performance. Below are a list of critical areas for consideration and study during design.

- Use  $100-\Omega$  impedance traces. Generally these are very loosely coupled to ease routing length differences.
- Place AC-coupling capacitors near to the receiver end of each channel segment to minimize reflections.
- The maximum body size for AC-coupling capacitors is 0402.
- Back-drill connector vias and signal vias to minimize stub length.
- Use Reference plane vias to ensure a low inductance path for the return current.

#### 8.2.2 Detailed Design Procedure

The DS100MB203 is designed to be placed at an offset location with respect to the overall channel attenuation. In order to optimize performance, the repeater requires tuning to extend the reach of the cable or trace length while also recovering a solid eye opening. To tune the mux-buffer, the settings mentioned in Table 2 and Table 3 are recommended as a default starting point for most applications. Once these settings are configured, additional tuning of the EQ and, to a lesser extent, VOD may be required to optimize the repeater performance for each specific application environment.

Examples of the repeater performance as a generic high-speed datapath repeater are shown in the performance curves in the *Application Curves* section.



### Typical Application (continued)

#### 8.2.3 Application Curves



## 9 Power Supply Recommendations

### 9.1 Power Supply Bypassing

The DS100MB203 has an optional internal voltage regulator to provide the 2.5-V supply to the device. In 3.3-V mode, the VIN pin = 3.3 V is used to supply power to the device and the VDD pins should be left open. The internal regulator will provide the 2.5 V to the VDD pins of the device and a 0.1- $\mu$ F capacitor is needed at each of the five VDD pins for power supply de-coupling (total capacitance should be  $\leq 0.5 \mu$ F), and the VDD pins should be left open. The VDD\_SEL pin must be tied to GND to enable the internal regulator. In 2.5-V mode, the VIN pin should be left open and 2.5-V supply must be applied to the VDD pins. The VDD\_SEL pin must be left open (no connect) to disable the internal regulator.

The DS100MB203 can be configured for 2.5-V operation or 3.3-V operation. The lists below outline required connections for each supply selection.



#### **Power Supply Bypassing (continued)**

For 3.3-V mode of operation, use the following steps:

- 1. Tie VDD\_SEL = 0 with  $1-k\Omega$  resistor to GND.
- 2. Feed 3.3-V supply into VIN pin. Local 1.0-µF decoupling at VIN is recommended.
- 3. See information on VDD bypass below.
- 4. SDA and SCL pins should connect pullup resistor to VIN
- 5. Any 4-Level input which requires a connection to Logic 1 should use a  $1-k\Omega$  resistor to VIN

For 2.5-V mode of operation, use the following steps:

- 1. VDD\_SEL = Float
- 2. VIN = Float
- 3. Feed 2.5-V supply into VDD pins.
- 4. See information on VDD bypass below.
- 5. SDA and SCL pins connect pullup resistor to VDD for 2.5-V uC SMBus IO
- 6. SDA and SCL pins connect pullup resistor to VDD for 3.3-V uC SMBus IO
- 7. Any 4-Level input which requires a connection to Logic 1 should use a  $1-k\Omega$  resistor to VDD



Figure 15. 3.3-V or 2.5-V Supply Connection Diagram

Two approaches are recommended to ensure that the DS100MB203 is provided with an adequate power supply bypass. First, the supply ( $V_{DD}$ ) and ground (GND) pins should be connected to power planes routed on adjacent layers of the printed-circuit-board. Second, pay careful attention to supply bypassing through the proper use of bypass capacitors is required. A 0.1- $\mu$ F bypass capacitor should be connected to each  $V_{DD}$  pin such that the capacitor is placed as close as possible to the device. Small body size capacitors (such as 0402) reduce the parasitic inductance of the capacitor and also help in placement close to the  $V_{DD}$  pin. If possible, the layer thickness of the dielectric should be minimized so that the  $V_{DD}$  and GND planes create a low inductance supply with distributed capacitance.

### 10 Layout

#### 10.1 Layout Guidelines

The differential inputs and outputs are designed with  $100-\Omega$  differential terminations. Therefore, they should be connected to interconnects with controlled differential impedance of approximately 85-110  $\Omega$ . It is preferable to route differential lines primarily on one layer of the board, particularly for the input traces. The use of vias should be avoided if possible. If vias must be used, they should be used sparingly and must be placed symmetrically for each side of a given differential pair. Whenever differential vias are used, the layout must also provide for a low inductance path for the return currents as well. Route the differential signals away from other signals and noise sources on the printed-circuit-board. To minimize the effects of crosstalk, a 5:1 ratio or greater should be maintained between inter-pair spacing and trace width. See AN-1187 Leadless Leadframe Package (LLP) Application Report (SNOA401) for additional information on QFN (WQFN) packages.

The DS100MB203 pinout promotes easy high-speed routing and layout. To optimize DS100MB203 performance refer to the following guidelines:

- 1. Place local VIN and VDD capacitors as close as possible to the device supply pins. Often the best location is directly under the DS100MB203 pins to reduce the inductance path to the capacitor. In addition, bypass capacitors may share a via with the DAP GND to minimize ground loop inductance.
- 2. Differential pairs going into or out of the DS100MB203 should have adequate pair-to-pair spacing to minimize crosstalk.
- 3. Use return current via connections to link reference planes locally. This ensures a low inductance return current path when the differential signal changes layers.
- 4. Optimize the via structure to minimize trace impedance mismatch.
- 5. Place GND vias around the DAP perimeter to ensure optimal electrical and thermal performance.
- 6. Use small body size AC coupling capacitors when possible—0402 or smaller size is preferred. The AC-coupling capacitors should be placed closer to the Rx on the channel.

Figure 16 depicts different transmission line topologies which can be used in various combinations to achieve the optimal system performance. Impedance discontinuities at the differential via can be minimized or eliminated by increasing the swell around each hole and providing for a low inductance return current path. When the via structure is associated with thick backplane PCB, further optimization such as back drilling is often used to reduce the detrimental high-frequency effects of stubs on the signal path.



## 10.2 Layout Example



Figure 16. Typical Routing Options

TEXAS INSTRUMENTS

www.ti.com

### **11** Device and Documentation Support

#### **11.1 Documentation Support**

#### 11.1.1 Related Documentation

For related documentation, see the following:

- Absolute Maximum Ratings for Soldering (SNOA549)
- Understanding EEPROM Programming for High Speed Repeaters and Mux Buffers (SNLA228)
- AN-1187 Leadless Leadframe Package (LLP) Application Report (SNOA401)

#### 11.2 Community Resources

The following links connect to TI community resources. Linked contents are provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

TI E2E<sup>™</sup> Online Community *TI's Engineer-to-Engineer (E2E) Community.* Created to foster collaboration among engineers. At e2e.ti.com, you can ask questions, share knowledge, explore ideas and help solve problems with fellow engineers.

**Design Support TI's Design Support** Quickly find helpful E2E forums along with design support tools and contact information for technical support.

#### 11.3 Trademarks

E2E is a trademark of Texas Instruments. All other trademarks are the property of their respective owners.

#### **11.4 Electrostatic Discharge Caution**



These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

#### 11.5 Glossary

#### SLYZ022 — TI Glossary.

This glossary lists and explains terms, acronyms, and definitions.

#### 12 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.



10-Dec-2020

## PACKAGING INFORMATION

| Orderable Device   | Status<br>(1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan<br>(2) | Lead finish/<br>Ball material<br>(6) | MSL Peak Temp<br>(3) | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|--------------------|---------------|--------------|--------------------|------|----------------|-----------------|--------------------------------------|----------------------|--------------|-------------------------|---------|
| DS100MB203SQ/NOPB  | ACTIVE        | WQFN         | NJY                | 54   | 2000           | RoHS & Green    | SN                                   | Level-2-260C-1 YEAR  | -40 to 85    | DS100MB203              | Samples |
| DS100MB203SQE/NOPB | ACTIVE        | WQFN         | NJY                | 54   | 250            | RoHS & Green    | SN                                   | Level-2-260C-1 YEAR  | -40 to 85    | DS100MB203              | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

**RoHS Exempt:** TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <= 1000ppm threshold. Antimony trioxide based flame retardants must also meet the <= 1000ppm threshold requirement.

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

<sup>(5)</sup> Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

<sup>(6)</sup> Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:**The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.



## PACKAGE OPTION ADDENDUM

10-Dec-2020

## PACKAGE MATERIALS INFORMATION

Texas Instruments

www.ti.com

### TAPE AND REEL INFORMATION





## QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



| *All dimensions are nominal |                 |                    |    |      |                          |                          |            |            |            |            |           |                  |
|-----------------------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| Device                      | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
| DS100MB203SQ/NOPB           | WQFN            | NJY                | 54 | 2000 | 330.0                    | 16.4                     | 5.8        | 10.3       | 1.0        | 12.0       | 16.0      | Q1               |
| DS100MB203SQE/NOPB          | WQFN            | NJY                | 54 | 250  | 178.0                    | 16.4                     | 5.8        | 10.3       | 1.0        | 12.0       | 16.0      | Q1               |



## PACKAGE MATERIALS INFORMATION

9-Apr-2022



\*All dimensions are nominal

| Device             | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |  |
|--------------------|--------------|-----------------|------|------|-------------|------------|-------------|--|
| DS100MB203SQ/NOPB  | WQFN         | NJY             | 54   | 2000 | 356.0       | 356.0      | 35.0        |  |
| DS100MB203SQE/NOPB | WQFN         | NJY             | 54   | 250  | 208.0       | 191.0      | 35.0        |  |

# NJY0054A

# PACKAGE OUTLINE



## WQFN

WQFN



NOTES:

1. All linear dimensions are in millimeters. Dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.

This drawing is subject to change without notice.
 The package thermal pad must be soldered to the printed circuit board for thermal and mechanical performance.



# EXAMPLE BOARD LAYOUT

## NJY0054A

WQFN

WQFN



NOTES: (continued)

4. This package is designed to be soldered to a thermal pad on the board. For more information, refer to QFN/SON PCB application note in literature No. SLUA271 (www.ti.com/lit/slua271).



# NJY0054A

# EXAMPLE STENCIL DESIGN

### WQFN

WQFN



NOTES: (continued)

5. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.



## IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2022, Texas Instruments Incorporated