SCBS665C - JUNE 1996 - REVISED JUNE 2004

| •    | Members of the Texas Instruments<br>Widebus™ Family                                                                                          | SN54ABT162841 WD PACKAGE<br>SN74ABT162841 DGG OR DL PACKAGE<br>(TOP VIEW) |                |                                     |  |  |  |
|------|----------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------|----------------|-------------------------------------|--|--|--|
| •    | Output Ports Have Equivalent 25- $\Omega$ Series Resistors, So No External Resistors Are Required                                            | 10E [<br>1Q1 [                                                            |                | 5] 1LE                              |  |  |  |
| •    | Typical V <sub>OLP</sub> (Output Ground Bounce)<br><0.8 V at V <sub>CC</sub> = 5 V, T <sub>A</sub> = 25°C                                    | 1Q2 [<br>GND [                                                            | 4 53           | 1D2<br>GND                          |  |  |  |
| •    | High-Impedance State During Power Up<br>and Power Down                                                                                       | 1Q3 [<br>1Q4 [                                                            | 6 51           | 2 ] 1D3                             |  |  |  |
| •    | I <sub>off</sub> and Power-Up 3-State Support Hot<br>Insertion                                                                               | V <sub>CC</sub> [<br>1Q5 [<br>1Q6 [                                       | 8 49           | ) V <sub>CC</sub><br>) 1D5<br>3 1D6 |  |  |  |
| •    | Distributed V <sub>CC</sub> and GND Pins Minimize<br>High-Speed Switching Noise                                                              | 1Q7 [<br>GND [                                                            | 10 47          | 1D7<br>GND                          |  |  |  |
| •    | Flow-Through Architecture Optimizes PCB<br>Layout                                                                                            | 1Q8 [<br>1Q9 [                                                            | 12 45          | 5 1D8<br>4 1D9                      |  |  |  |
| •    | Latch-Up Performance Exceeds 500 mA Per<br>JEDEC Standard JESD-17                                                                            | 1Q10 [<br>2Q1 [                                                           | 15 42          | 3 1D10<br>2 2D1                     |  |  |  |
| desc | ription/ordering information                                                                                                                 | 2Q2 [<br>2Q3 [<br>GND [                                                   | 17 40          | 2D2<br>2D3<br>0 GND                 |  |  |  |
| I    | These 20-bit transparent D-type latches feature noninverting 3-state outputs designed specifically                                           | 2Q4 [<br>2Q5 [                                                            | 19 38          | 2D4<br>2D5                          |  |  |  |
| I    | for driving highly capacitive or relatively<br>low-impedance loads. They are particularly<br>suitable for implementing buffer registers, I/O | 2Q6 [<br>V <sub>CC</sub> [<br>207 [                                       | 21 36<br>22 35 | 2D6<br>V <sub>CC</sub>              |  |  |  |

suitable for implementing buffer registers, I/O ports, bidirectional bus drivers, and working registers.

The 'ABT162841 devices can be used as two 10-bit latches or one 20-bit latch. While the latch-enable (1LE or 2LE) input is high, the Q outputs of the corresponding 10-bit latch follow the data (D) inputs. When LE is taken low, the Q outputs are latched at the levels set up at the D inputs.

| 2Q2                 | 16 | 41 | 2D2              |
|---------------------|----|----|------------------|
| 2Q3 [               | 17 | 40 | 2D3              |
| GND [               | 18 | 39 | ] GND            |
| 2Q4 [               | 19 | 38 | ] 2D4            |
| 2Q5 [               | 20 | 37 | 2D5              |
| 2Q6 [               | 21 | 36 | 2D6              |
| V <sub>CC</sub> [   | 22 | 35 | ]v <sub>cc</sub> |
| 2Q7 [               | 23 | 34 | ] 2D7            |
| 2Q8 [               | 24 | 33 | 2D8              |
| GND [               | 25 | 32 | ] GND            |
| 2Q9 [               | 26 | 31 | 2D9              |
| 2Q10 [              | 27 | 30 | 2D10             |
| 2 <mark>0E</mark> [ | 28 | 29 | 2LE              |
|                     |    |    | ,                |

#### **ORDERING INFORMATION**

| TA             | PACK        | AGE <sup>†</sup> | ORDERABLE<br>PART NUMBER | TOP-SIDE<br>MARKING |  |  |
|----------------|-------------|------------------|--------------------------|---------------------|--|--|
|                | SSOP - DL   | Tube             | SN74ABT162841DL          | ADT400044           |  |  |
| –40°C to 85°C  | 550P - DL   | Tape and reel    | SN74ABT162841DLR         | ABT162841           |  |  |
|                | TSSOP – DGG | Tape and reel    | SN74ABT162841DGGR        | ABT162841           |  |  |
| –55°C to 125°C | CFP – WD    | Tube             | SNJ54ABT162841WD         | SNJ54ABT162841WD    |  |  |

<sup>†</sup>Package drawings, standard packing quantities, thermal data, symbolization, and PCB design guidelines are available at www.ti.com/sc/package.



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.

Widebus is a trademark of Texas Instruments.

UNLESS OTHERWISE NOTED this document contains PRODUCTION DATA information current as of publication date. Products conform to specifications per the terms of Texas Instruments standard warranty. Production processing does not necessarily include testing of all parameters



Copyright © 2004, Texas Instruments Incorporated

#### SN54ABT162841, SN74ABT162841 20-BIT BUS-INTERFACE D-TYPE LATCHES WITH 3-STATE OUTPUTS SCBS665C - JUNE 1996 - REVISED JUNE 2004

#### description/ordering information (continued)

A buffered output-enable (1OE or 2OE) input can be used to place the outputs of the corresponding 10-bit latch in either a normal logic state (high or low logic levels) or a high-impedance state. In the high-impedance state, the outputs neither load nor drive the bus lines significantly.

The outputs, which are designed to sink up to 12 mA, include equivalent 25- $\Omega$  series resistors to reduce overshoot and undershoot.

These devices are fully specified for hot-insertion applications using Ioff and power-up 3-state. The Ioff circuitry disables the outputs, preventing damaging current backflow through the devices when they are powered down. The power-up 3-state circuitry places the outputs in the high-impedance state during power up and power down, which prevents driver conflict.

To ensure the high-impedance state during power up or power down, OE shall be tied to V<sub>CC</sub> through a pullup resistor; the minimum value of the resistor is determined by the current-sinking capability of the driver.

OE does not affect the internal operation of the latches. Old data can be retained or new data can be entered while the outputs are in the high-impedance state.

|    | INPUTS | OUTPUT |                |
|----|--------|--------|----------------|
| OE | LE     | Q      |                |
| L  | Н      | Н      | Н              |
| L  | Н      | L      | L              |
| L  | L      | Х      | Q <sub>0</sub> |
| н  | Х      | Х      | z              |

**FUNCTION TABLE** (each 10-bit latch)



SCBS665C - JUNE 1996 - REVISED JUNE 2004

#### logic diagram (positive logic)



**To Nine Other Channels** 

**To Nine Other Channels** 

#### absolute maximum ratings over operating free-air temperature range (unless otherwise noted)<sup>†</sup>

| Supply voltage range, V <sub>CC</sub>                                  |                 |
|------------------------------------------------------------------------|-----------------|
| Input voltage range, V <sub>I</sub> (see Note 1)                       |                 |
| Voltage range applied to any output in the high or power-off state, VO | –0.5 V to 5.5 V |
| Current into any output in the low state, I <sub>O</sub>               | 30 mA           |
| Input clamp current, I <sub>IK</sub> (V <sub>I</sub> < 0)              | –18 mA          |
| Output clamp current, I <sub>OK</sub> (V <sub>O</sub> < 0)             | –50 mA          |
| Package thermal impedance, $\theta_{JA}$ (see Note 2): DGG package     | 64°C/W          |
| DL package                                                             | 56°C/W          |
| Storage temperature range, T <sub>stg</sub>                            | −65°C to 150°C  |

<sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

NOTES: 1. The input and output negative-voltage ratings may be exceeded if the input and output clamp-current ratings are observed.

2. The package thermal impedance is calculated in accordance with JESD 51-7.

#### recommended operating conditions (see Note 3)

|                       |                                    |                 | SN54ABT | 162841 | SN74ABT | LINUT |      |
|-----------------------|------------------------------------|-----------------|---------|--------|---------|-------|------|
|                       |                                    |                 | MIN     | MAX    | MIN     | MAX   | UNIT |
| VCC                   | Supply voltage                     |                 | 4.5     | 5.5    | 4.5     | 5.5   | V    |
| VIH                   | High-level input voltage           |                 | 2       | Å      | 2       |       | V    |
| VIL                   | Low-level input voltage            |                 |         | \$ 0.8 |         | 0.8   | V    |
| VI                    | Input voltage                      | 0               | Vcc     | 0      | VCC     | V     |      |
| ЮН                    | High-level output current          |                 | 1       | -3     |         | -12   | mA   |
| IOL                   | Low-level output current           |                 | lu c    | 8      |         | 12    | mA   |
| $\Delta t / \Delta v$ | Input transition rise or fall rate | Outputs enabled | 07      | 10     |         | 10    | ns/V |
| Δt/ΔV <sub>CC</sub>   | Power-up ramp rate                 |                 | 2 200   |        | 200     |       | μs/V |
| TA                    | Operating free-air temperature     |                 | -55     | 125    | -40     | 85    | °C   |

NOTE 3: All unused inputs of the device must be held at V<sub>CC</sub> or GND to ensure proper device operation. Refer to the TI application report, Implications of Slow or Floating CMOS Inputs, literature number SCBA004.



SCBS665C - JUNE 1996 - REVISED JUNE 2004

# electrical characteristics over recommended operating free-air temperature range (unless otherwise noted)

|                  |                  |                                                                                 | Т                                             | A = 25°C | ;    | SN54ABT | 162841  | SN74ABT | 162841 |       |    |  |  |
|------------------|------------------|---------------------------------------------------------------------------------|-----------------------------------------------|----------|------|---------|---------|---------|--------|-------|----|--|--|
| F                | PARAMETER        | TEST C                                                                          | MIN TYP <sup>†</sup> MAX                      |          | MIN  | MAX     | MIN MAX |         | UNIT   |       |    |  |  |
| VIK              |                  | V <sub>CC</sub> = 4.5 V,                                                        | lj = -18 mA                                   |          |      | -1.2    |         | -1.2    |        | -1.2  | V  |  |  |
|                  |                  | $V_{CC} = 4.5 V,$                                                               | $I_{OH} = -1 \text{ mA}$                      | 2.5      |      |         | 2.5     |         | 2.5    |       |    |  |  |
|                  |                  | V <sub>CC</sub> = 5 V,                                                          | $I_{OH} = -1 \text{ mA}$                      | 3        |      |         | 3       |         | 3      |       | v  |  |  |
| VOH              |                  |                                                                                 | $I_{OH} = -3 \text{ mA}$                      | 2.4      |      |         | 2.4     |         | 2.4    |       | V  |  |  |
|                  |                  | V <sub>CC</sub> = 4.5 V                                                         | $I_{OH} = -12 \text{ mA}$                     | 2*       |      |         |         |         | 2      |       |    |  |  |
|                  |                  |                                                                                 | I <sub>OL</sub> = 8 mA                        |          | 0.4  |         |         | 0.8     |        | 0.65  |    |  |  |
| VOL              |                  | V <sub>CC</sub> = 4.5 V                                                         | I <sub>OL</sub> = 12 mA                       |          | 0.8* |         |         |         |        | 0.8 V |    |  |  |
| V <sub>hys</sub> |                  |                                                                                 |                                               |          | 100  |         |         |         |        |       | mV |  |  |
| II               |                  | $V_{CC} = 0$ to 5.5<br>$V_I = V_{CC}$ or GI                                     |                                               |          |      | ±1      |         | ±1      |        | ±1    | μA |  |  |
| IOZPU            | J                | $V_{CC} = 0 \text{ to } 2.1$<br>$V_{O} = 0.5 \text{ V to } 2$                   | V,<br>2.7 V, <del>OE</del> = X                |          |      | ±50     |         | ±50     |        | ±50   | μA |  |  |
| IOZPE            | )                | $V_{CC} = 2.1 \text{ V to}$<br>$V_{O} = 0.5 \text{ V to} 2$                     | 0,<br>2.7 V, OE = X                           |          |      | ±50     | 070     | ±50     |        | ±50   | μΑ |  |  |
| IOZH             |                  | $V_{CC} = 2.1 \text{ V}$ to<br>$V_{O} = 2.7 \text{ V}$ , $\overline{\text{OE}}$ |                                               |          |      | 10      | 200h    | 10      |        | 10    | μA |  |  |
| I <sub>OZL</sub> |                  | $V_{CC} = 2.1 \text{ V}$ to<br>$V_{O} = 0.5 \text{ V}$ , $\overline{\text{OE}}$ | 5.5 V,<br>≥ 2 V                               |          |      | -10     | Q       | -10     |        | -10   | μA |  |  |
| loff             |                  | V <sub>CC</sub> = 0,                                                            | V <sub>I</sub> or V <sub>O</sub> $\leq$ 4.5 V |          |      | ±100    |         |         |        | ±100  | μA |  |  |
| ICEX             | Outputs high     | V <sub>CC</sub> = 5.5 V,                                                        | V <sub>O</sub> = 5.5 V                        |          |      | 50      |         | 50      |        | 50    | μΑ |  |  |
| 10‡              |                  | V <sub>CC</sub> = 5.5 V,                                                        | V <sub>O</sub> = 2.5 V                        | -25      | -75  | -100    | -25     | -100    | -25    | -100  | mA |  |  |
|                  | Outputs high     |                                                                                 |                                               |          |      | 0.5     |         | 0.5     |        | 0.5   |    |  |  |
| ICC              | Outputs low      | $V_{CC} = 5.5 V, I_{C}$<br>VI = VCC or GI                                       |                                               |          |      | 89      |         | 89      |        | 89    | mA |  |  |
|                  | Outputs disabled |                                                                                 |                                               |          |      | 0.5     |         | 0.5     |        | 0.5   |    |  |  |
| ∆ICC§            | <u>}</u>         | $V_{CC} = 5.5 V, C$<br>Other inputs at                                          | one input at 3.4 V,<br>V <sub>CC</sub> or GND |          |      | 1.5     |         | 1.5     |        | 1.5   | mA |  |  |
| Ci               |                  | V <sub>I</sub> = 2.5 V or 0.                                                    | 5 V                                           |          | 3.5  |         |         |         |        |       | pF |  |  |
| Co               |                  | $V_{O} = 2.5 V \text{ or } 0$                                                   | ).5 V                                         |          | 9    |         |         |         |        |       | pF |  |  |

\* On products compliant to MIL-PRF-38535, this parameter does not apply.

<sup>†</sup> All typical values are at  $V_{CC} = 5$  V.

<sup>‡</sup> Not more than one output should be tested at a time, and the duration of the test should not exceed one second.

This is the increase in supply current for each input that is at the specified TTL voltage level, rather than V<sub>CC</sub> or GND.

# timing requirements over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted) (see Figure 1)

|                 |                                         | V <sub>CC</sub> = 5 V,<br>T <sub>A</sub> = 25°C | SN54ABT162841 | SN74ABT162841 | UNIT |
|-----------------|-----------------------------------------|-------------------------------------------------|---------------|---------------|------|
|                 |                                         | MIN MAX                                         | MIN MAX       | MIN MAX       |      |
| tw              | Pulse duration, LE high or low          | 4                                               | 4 5 5         | 4             | ns   |
| t <sub>su</sub> | Setup time, data before LE $\downarrow$ | 0.8                                             | 0.8           | 0.8           | ns   |
| t <sub>h</sub>  | Hold time, data after LE $\downarrow$   | 1.8                                             | 1,8           | 1.8           | ns   |



# SN54ABT162841, SN74ABT162841 **20-BIT BUS-INTERFACE D-TYPE LATCHES** WITH 3-STATE OUTPUTS SCBS665C – JUNE 1996 – REVISED JUNE 2004

switching characteristics over recommended ranges of supply voltage and operating free-air temperature,  $C_L = 50 \text{ pF}$  (unless otherwise noted) (see Figure 1)

| PARAMETER        | FROM    | TO<br>(OUTPUT) | V <sub>CC</sub> = 5 V,<br>T <sub>A</sub> = 25°C |     |     | SN54ABT | 162841 | SN74ABT | UNIT |    |
|------------------|---------|----------------|-------------------------------------------------|-----|-----|---------|--------|---------|------|----|
|                  | (INPUT) |                | MIN                                             | TYP | MAX | MIN     | MAX    | MIN     | MAX  |    |
| <sup>t</sup> PLH | P       | 0              | 2.1                                             | 3.5 | 4.5 | 2.1     | 5.7    | 2.1     | 5.2  |    |
| <sup>t</sup> PHL | D       | Q              | 3                                               | 4.3 | 5.3 | 3       | 6.2    | 3       | 6    | ns |
| <sup>t</sup> PLH |         | 0              | 2.1                                             | 3.5 | 4.5 | 2.1     | 5.6    | 2.1     | 5.4  |    |
| <sup>t</sup> PHL | LE      | Q              | 2.8                                             | 4.1 | 5.1 | 2.8     | 6.1    | 2.8     | 5.8  | ns |
| <sup>t</sup> PZH | OE      | 0              | 2                                               | 3.6 | 4.7 | 2       | 5.8    | 2       | 5.7  |    |
| <sup>t</sup> PZL | ÛE      | Q              | 3                                               | 4.6 | 5.7 | 83      | 6.7    | 3       | 6.5  | ns |
| <sup>t</sup> PHZ | OE      | Q              | 2.6                                             | 4.3 | 5.7 | 2.6     | 6.6    | 2.6     | 6.5  | 20 |
| <sup>t</sup> PLZ | UE      | y y            | 2.2                                             | 3.6 | 5.8 | 2.2     | 8.4    | 2.2     | 7.1  | ns |



SCBS665C - JUNE 1996 - REVISED JUNE 2004



#### PARAMETER MEASUREMENT INFORMATION

NOTES: A. C<sub>I</sub> includes probe and jig capacitance.

B. Waveform 1 is for an output with internal conditions such that the output is low, except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high, except when disabled by the output control.

- C. All input pulses are supplied by generators having the following characteristics: PRR  $\leq$  10 MHz, Z<sub>O</sub> = 50 Ω, t<sub>f</sub>  $\leq$  2.5 ns. t<sub>f</sub>  $\leq$  2.5 ns.
- D. The outputs are measured one at a time, with one transition per measurement.

E. All parameters and waveforms are not applicable to all devices.

#### Figure 1. Load Circuit and Voltage Waveforms





### PACKAGING INFORMATION

| Orderable Device  | Status<br>(1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan<br>(2) | Lead finish/<br>Ball material | MSL Peak Temp      | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|-------------------|---------------|--------------|--------------------|------|----------------|-----------------|-------------------------------|--------------------|--------------|-------------------------|---------|
|                   |               |              |                    |      |                |                 | (6)                           |                    |              |                         |         |
| SN74ABT162841DGGR | ACTIVE        | TSSOP        | DGG                | 56   | 2000           | RoHS & Green    | NIPDAU                        | Level-1-260C-UNLIM | -40 to 85    | ABT162841               | Samples |
| SN74ABT162841DL   | ACTIVE        | SSOP         | DL                 | 56   | 20             | RoHS & Green    | NIPDAU                        | Level-1-260C-UNLIM | -40 to 85    | ABT162841               | Samples |
| SN74ABT162841DLR  | ACTIVE        | SSOP         | DL                 | 56   | 1000           | RoHS & Green    | NIPDAU                        | Level-1-260C-UNLIM | -40 to 85    | ABT162841               | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

**RoHS Exempt:** TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

<sup>(5)</sup> Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

(6) Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:**The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.



www.ti.com

### PACKAGE OPTION ADDENDUM

10-Dec-2020

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

### PACKAGE MATERIALS INFORMATION

www.ti.com

#### TAPE AND REEL INFORMATION

#### REEL DIMENSIONS

TEXAS INSTRUMENTS





TAPE AND REEL INFORMATION

#### TAPE DIMENSIONS



| A0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| B0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

| *All dimensions are nominal |                 |                    |    |      |                          |                          |            |            |            |            |           |                  |
|-----------------------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| Device                      | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
| SN74ABT162841DGGR           | TSSOP           | DGG                | 56 | 2000 | 330.0                    | 24.4                     | 8.6        | 15.6       | 1.8        | 12.0       | 24.0      | Q1               |
| SN74ABT162841DLR            | SSOP            | DL                 | 56 | 1000 | 330.0                    | 32.4                     | 11.35      | 18.67      | 3.1        | 16.0       | 32.0      | Q1               |

TEXAS INSTRUMENTS

www.ti.com

## PACKAGE MATERIALS INFORMATION

14-Jul-2012



\*All dimensions are nominal

| Device            | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|-------------------|--------------|-----------------|------|------|-------------|------------|-------------|
| SN74ABT162841DGGR | TSSOP        | DGG             | 56   | 2000 | 367.0       | 367.0      | 45.0        |
| SN74ABT162841DLR  | SSOP         | DL              | 56   | 1000 | 367.0       | 367.0      | 55.0        |

DL (R-PDSO-G56)

PLASTIC SMALL-OUTLINE PACKAGE



- A. All linear dimensions are in inches (millimeters).
  - This drawing is subject to change without notice. В.
  - Body dimensions do not include mold flash or protrusion not to exceed 0.006 (0,15). C.
  - D. Falls within JEDEC MO-118

PowerPAD is a trademark of Texas Instruments.



# **PACKAGE OUTLINE**

# **DGG0056A**

### TSSOP - 1.2 mm max height

SMALL OUTLINE PACKAGE



NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not

- exceed 0.15 mm per side. 4. Reference JEDEC registration MO-153.



# DGG0056A

# **EXAMPLE BOARD LAYOUT**

### TSSOP - 1.2 mm max height

SMALL OUTLINE PACKAGE



NOTES: (continued)

5. Publication IPC-7351 may have alternate designs.

6. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



# DGG0056A

# **EXAMPLE STENCIL DESIGN**

### TSSOP - 1.2 mm max height

SMALL OUTLINE PACKAGE



NOTES: (continued)

- 7. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 8. Board assembly site may have different recommendations for stencil design.



### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale (https://www.ti.com/legal/termsofsale.html) or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2021, Texas Instruments Incorporated