





Support & training



[SNOSAL8D](https://www.ti.com/lit/pdf/SNOSAL8) – APRIL 2006 – REVISED SEPTEMBER 2021

# **LMH6321 300 mA High Speed Buffer with Adjustable Current Limit**

## **1 Features**

<span id="page-0-0"></span>**TEXAS** 

• High slew rate 1800 V/μs

**INSTRUMENTS** 

- Wide bandwidth 110 MHz
- Continuous output current ±300 mA
- Output current limit tolerance ±5 mA ±5%
- Wide supply voltage range 5 V to  $±15$  V
- Wide temperature range −40°C to +125°C
- Adjustable current limit
- High capacitive load drive
- Thermal shutdown error flag

## **2 Applications**

- **Line driver**
- **[Pin driver](https://www.ti.com/solution/semiconductor-test)**
- [Sonar driver](https://www.ti.com/solution/sonar)
- **[Motor control](https://www.ti.com/solution/ac-drive-control-module)**

## **3 Description**

The LMH6321 is a high speed unity gain buffer that slews at 1800 V/us and has a small signal bandwidth of 110 MHz while driving a 50  $\Omega$  load. It can drive ±300 mA continuously and will not oscillate while driving large capacitive loads.

The LMH6321 features an adjustable current limit. The current limit is continuously adjustable from 10 mA to 300 mA with a ±5 mA ±5% accuracy. The current limit is set by adjusting an external reference current with a resistor. The current can be easily and instantly adjusted, as needed by connecting the resistor to a DAC to form the reference current. The sourcing and sinking currents share the same current limit.

The LMH6321 is available in a space saving 8-pin SO PowerPAD or a 7-pin DDPAK power package. The SO PowerPAD™ package features an exposed pad on the bottom of the package to increase its heat sinking capability. The LMH6321 can be used within the feedback loop of an operational amplifier to boost the current output or as a stand alone buffer.





(1) For all available packages, see the orderable addendum at the end of the data sheet.



A. V<sup>-</sup> pin is connected to tab on back of each package. **Figure 3-2. Connection Diagram: 7-Pin DDPAK(A)** 



**Figure 3-1. Connection Diagram: 8-Pin SO PowerPAD**



# **Table of Contents**



## **4 Revision History**

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.



<span id="page-2-0"></span>

## **5 Specifications**

## **5.1 Absolute Maximum Ratings**

#### See (1) (2)



(1) Absolute Maximum Ratings indicate limits beyond which damage to the device may occur. Operating Ratings indicate conditions for which the device is intended to be functional, but specific performance is not ensured. For specifications and the test conditions, see the Electrical Characteristics Table.

- (2) If Military/Aerospace specified devices are required, please contact the Texas Instruments Sales Office/ Distributors for availability and specifications.
- (3) Human Body Model is 1.5 k $\Omega$  in series with 100 pF. Machine Model is 0  $\Omega$  in series with 200 pF.
- (4) If the input-output voltage differential exceeds ±5 V, internal clamping diodes will turn on. The current through these diodes should be limited to 5 mA max. Thus for an input voltage of ±15 V and the output shorted to ground, a minimum of 2 kΩ should be placed in series with the input.
- 
- (5) The maximum continuous current must be limited to 300 mA. See [Section 6](#page-14-0) for more details.<br>(6) The maximum power dissipation is a function of  $T_{J(MAX)}$ ,  $\theta_{I.A}$ , and  $T_A$ . The maximum allowable The maximum power dissipation is a function of T $_{J(MAX)}$ ,  $\theta_{JA}$ , and T<sub>A</sub>. The maximum allowable power dissipation at any ambient temperature is  $P_D = T_{J(MAX)} - T_A)/\theta_{JA}$ . See [Section 6.8](#page-17-0) of [Section 6](#page-14-0).

## **5.2 Operating Ratings**



## **5.3 Thermal Information**





## <span id="page-3-0"></span>**5.4 ±15 V Electrical Characteristics**

The following specifications apply for Supply Voltage = ±15 V, V<sub>CM</sub> = 0, R<sub>L</sub> ≥ 100 kΩ and R<sub>S</sub> = 50 Ω, C<sub>L</sub> open, unless otherwise noted. *Italicized* limits apply for  $T_A = T_J = T_{MIN}$  to  $T_{MAX}$ ; all other limits  $T_A = T_J = 25^{\circ}\text{C}$ .



## <span id="page-4-0"></span>**5.4 ±15 V Electrical Characteristics (continued)**

The following specifications apply for Supply Voltage = ±15 V, V<sub>CM</sub> = 0, R<sub>L</sub> ≥ 100 kΩ and R<sub>S</sub> = 50 Ω, C<sub>L</sub> open, unless otherwise noted. *Italicized* limits apply for  $T_A = T_J = T_{MIN}$  to  $T_{MAX}$ ; all other limits  $T_A = T_J = 25^{\circ}\text{C}$ .



(1)  $V_{IN}$  = + or −4 V at T<sub>J</sub> = −40°C.

 $(2)$  For the condition where the C<sub>L</sub> pin is left open the output current should not be continuous, but instead, should be limited to low duty cycle pulse mode such that the RMS output current is less than or equal to 300 mA.

## **5.5 ±5 V Electrical Characteristics**

The following specifications apply for Supply Voltage = ±5 V, V<sub>CM</sub> = 0, R<sub>L</sub> ≥ 100 kΩ and R<sub>S</sub> = 50 Ω, C<sub>L</sub> Open, unless otherwise noted. *Italicized* limits apply for T<sub>A</sub> = T<sub>J</sub> = T<sub>MIN</sub> to T<sub>MAX</sub>; all other limits T<sub>A</sub> = T<sub>J</sub> = 25°C.



## **5.5 ±5 V Electrical Characteristics (continued)**

The following specifications apply for Supply Voltage = ±5 V, V<sub>CM</sub> = 0, R<sub>L</sub> ≥ 100 kΩ and R<sub>S</sub> = 50 Ω, C<sub>L</sub> Open, unless otherwise noted. *Italicized* limits apply for  $T_A = T_J = T_{MIN}$  to  $T_{MAX}$ ; all other limits  $T_A = T_J = 25^{\circ}\text{C}$ .



1.  $V_{IN}$  = + or −4 V at T<sub>J</sub> = −40°C.

2. For the condition where the  $C_L$  pin is left open the output current should not be continuous, but instead, should be limited to low duty cycle pulse mode such that the RMS output current is less than or equal to 300 mA.

<span id="page-6-0"></span>

## **5.6 Typical Characteristics**



























![](_page_13_Picture_1.jpeg)

![](_page_13_Figure_3.jpeg)

<span id="page-14-0"></span>![](_page_14_Picture_0.jpeg)

## **6 Application Hints**

## **6.1 Buffers**

Buffers are often called voltage followers because they have largely unity voltage gain, thus the name has generally come to mean a device that supplies current gain but no voltage gain. Buffers serve in applications requiring isolation of source and load, for example, high input impedance and low output impedance (high output current drive). In addition, they offer gain flatness and wide bandwidth.

Most operational amplifiers that meet the other given requirements in a particular application can be configured as buffers, though they are generally more complex and are, for the most part, not optimized for unity gain operation. The commercial buffer is a cost effective substitute for an op amp. Buffers serve several useful functions, either in tandem with op amps or in standalone applications. As mentioned, their primary function is to isolate a high impedance source from a low impedance load, since a high Z source cannott supply the needed current to the load. For example, in the case where the signal source to an analog to digital converter is a sensor, it is recommended that the sensor be isolated from the A/D converter. The use of a buffer ensures a low output impedance and delivery of a stable output to the converter. In A/D converter applications buffers need to drive varying and complex reactive loads.

Buffers come in two flavors: Open Loop and Closed Loop. While sacrificing the precision of some DC characteristics, and generally displaying poorer gain linearity, open loop buffers offer lower cost and increased bandwidth, along with less phase shift and propagation delay than do closed loop buffers. The LMH6321 is of the open loop variety.

Figure 6-1 shows a simplified diagram of the LMH6321 topology, revealing the open loop complementary follower design approach. [Figure 6-2](#page-15-0) shows the LMH6321 in a typical application, in this case, a 50 Ω coaxial cable driver.

![](_page_14_Figure_8.jpeg)

**Figure 6-1. Simplified Schematic**

## **6.2 Supply Bypassing**

The method of supply bypassing is not critical for frequency stability of the buffer, and, for light loads, capacitor values in the neighborhood of 1 nF to 10 nF are adequate. However, under fast slewing and large loads, large transient currents are demanded of the power supplies, and when combined with any significant wiring inductance, these currents can produce voltage transients. For example, the LMH6321 can slew typically at 1000 V/μs. Therefore, under a 50 Ω load condition the load can demand current at a rate, di/dt, of 20 A/μs. This current flowing in an inductance of 50 nH (approximately 1.5" of 22 gauge wire) will produce a 1 V transient. Thus, it is recommended that solid tantalum capacitors of 5  $\mu$ F to 10  $\mu$ F, in parallel with a ceramic 0.1  $\mu$ F capacitor be added as close as possible to the device supply pins.

Copyright © 2021 Texas Instruments Incorporated *[Submit Document Feedback](https://www.ti.com/feedbackform/techdocfeedback?litnum=SNOSAL8D&partnum=LMH6321)* 15

![](_page_15_Picture_1.jpeg)

<span id="page-15-0"></span>![](_page_15_Figure_2.jpeg)

**Figure 6-2. 50 Ω Coaxial Cable Driver with Dual Supplies**

For values of capacitors in the 10 μF to 100 μF range, ceramics are usually larger and more costly than tantalums but give superior AC performance for bypassing high frequency noise because of their very low ESR (typically less than 10 MΩ) and low ESL.

### **6.3 Load Impedence**

The LMH6321 is stable under any capacitive load when driven by a 50  $\Omega$  source. As shown by [Figure 5-1](#page-6-0) in [Section 5.6,](#page-6-0) worst case overshoot is for a purely capacitive load of about 1 nF. Shunting the load capacitance with a resistor will reduce the overshoot.

### **6.4 Source Inductance**

Like any high frequency buffer, the LMH6321 can oscillate with high values of source inductance. The worst case condition occurs with no input resistor, and a purely capacitive load of 50 pF, where up to 100 nH of source inductance can be tolerated. With a 50 Ω load, this goes up to 200 nH. However, a 100 Ω resistor placed in series with the buffer input will ensure stability with a source inductances up to 400 nH with any load.

## **6.5 Overvoltage Protection**

(Refer to the simplified schematic in [Figure 6-1](#page-14-0)).

If the input-to-output differential voltage were allowed to exceed the Absolute Maximum Rating of 5 V, an internal diode clamp would turn on and divert the current around the compound emitter followers of Q1/Q3 (D1 – D11 for positive input), or around Q2/Q4 (D2 – D12 for negative inputs). Without this clamp, the input transistors Q1 – Q4 would zener, thereby damaging the buffer.

To limit the current through this clamp, a series resistor should be added to the buffer input (see  $R_1$  in Figure 6-2). Although the allowed current in the clamp can be as high as 5 mA, which would suggest a 2 kΩ resistor from a 15 V source, it is recommended that the current be limited to about 1 mA, hence the 10 kΩ shown.

The reason for this larger resistor is explained in the following: One way that the input or output voltage differential can exceed the Absolute Maximum value is under a short circuit condition to ground while driving the input with up to ±15 V. However, in the LMH6321 the maximum output current is set by the programmable Current Limit pin  $(C_1)$ . The value set by this pin is specified to be accurate to 5 mA  $\pm$ 5%. If the input/output differential exceeds 5 V while the output is trying to supply the maximum set current to a shorted condition or to a very low resistance load, a portion of that current will flow through the clamp diodes, thus creating an error in the total load current. If the input resistor is too low, the error current can exceed the 5 mA  $\pm$ 5% budget.

<span id="page-16-0"></span>![](_page_16_Picture_0.jpeg)

#### **6.6 Bandwidth and Stability**

As can be seen in the schematic of [Figure 6-2](#page-15-0), a small capacitor is inserted in parallel with the series input resistors. The reason for this is to compensate for the natural band-limiting effect of the 1st order filter formed by this resistor and the input capacitance of the buffer. With a typical  $C_{\text{IN}}$  of 3.5 pF ([Figure 6-2](#page-15-0)), a pole is created at

$$
fp2 = 1/(2\pi R_1 C_{IN}) = 4.5 \text{ MHz}
$$
 (1)

This will band-limit the buffer and produce further phase lag. If used in an op amp-loop application with an amplifier that has the same order of magnitude of unity gain crossing as fp2, this additional phase lag will produce oscillation.

The solution is to add a small feed-forward capacitor (phase lead) around the input resistor, as shown in [Figure](#page-15-0) [6-2](#page-15-0). The value of this capacitor is not critical but should be such that the time constant formed by it and the input resistor that it is in parallel with  $(R_{\text{IN}})$  be at least five times the time constant of  $R_{\text{IN}}C_{\text{IN}}$ . Therefore,

$$
C_1 = (5R_{1N}/R_1)(C_{1N})
$$
\n
$$
(2)
$$

from [Section 5.4,](#page-3-0) R<sub>IN</sub> is 250 kΩ.

In the case of the example in [Figure 6-2](#page-15-0),  $R_{IN}C_{IN}$  produces a time-constant of 870 ns, so  $C_1$  should be chosen to be a minimum of 4.4 μs, or 438 pF. The value of  $C_1$  (1000 pF) shown in [Figure 6-2](#page-15-0) gives 10 μs.

### **6.7 Output Current and Short Circuit Protection**

The LMH6321 is designed to deliver a maximum continuous output current of 300 mA. However, the maximum available current, set by internal circuitry, is about 700 mA at room temperature. The output current is programmable up to 300 mA by a single external resistor and voltage source.

The LMH6321 is not designed to safely output 700 mA continuously and should not be used this way. However, the available maximum continuous current will likely be limited by the particular application and by the package type chosen, which together set the thermal conditions for the buffer (see [Section 6.8\)](#page-17-0) and could require less than 300 mA.

The programming of both the sourcing and sinking currents into the load is accomplished with a single resistor. [Figure 6-3](#page-17-0) shows a simplified diagram of the V to I converter and  $I_{SC}$  protection circuitry that, together, perform this task.

Referring to [Figure 6-3,](#page-17-0) the two simplified functional blocks, labeled V/I Converter and Short Circuit Protection, comprise the circuitry of the Current Limit Control.

The V/I converter consists of error amplifier A1 driving two PNP transistors in a Darlington configuration. The two input connections to this amplifier are  $V_{CL}$  (inverting input) and GND (non-inverting input). If GND is connected to zero volts, then the high open loop gain of A1, as well as the feedback through the Darlington, will force  $C_L$ , and thus one end  $R_{EXT}$  to be at zero volts also. Therefore, as shown in Equation 3 a voltage applied to the other end of  $R_{\text{EXT}}$  will force a current into this pin.

$$
I_{\text{EXT}} = V_{\text{PROG}} / R_{\text{EXT}} \tag{3}
$$

Through the VCL pin,  $I_{\text{OUT}}$  is programmable from 10 mA to 300 mA by setting  $I_{\text{EXT}}$  from 25 µA to 750 µA by means of a fixed R<sub>EXT</sub> of 10 kΩ and making V<sub>PROG</sub> variable from 0.25 V to 7.5 V. Thus, an input voltage V<sub>PROG</sub> is converted to a current  $I_{\text{EXT}}$ . This current is the output from the V/I converter. It is gained up by a factor of two and sent to the Short Circuit Protection block as  $I_{PROG}$ .  $I_{PROG}$  sets a voltage drop across  $R_{SC}$  which is applied to the non-inverting input of error amp A2. The other input is across  $R_{\text{SENSE}}$ . The current through  $R_{\text{SENSE}}$ , and hence the voltage drop across it, is proportional to the load current, through the current sense transistor Q<sub>SENSE</sub>. The output of A2 controls the drive ( $I_{DRIVE}$ ) to the base of the NPN output transistor, Q3 which is, proportional to the amount and polarity of the voltage differential ( $V_{\text{DIFF}}$ ) between AMP2 inputs, that is, how much the voltage across R<sub>SENSE</sub> is greater than or less than the voltage across R<sub>SC</sub>. This loop gains I<sub>EXT</sub> up by another 200, thus

 $I_{SC} = 2 \times 200 (I_{EXT}) = 400 I_{EXT}$  (4)

![](_page_17_Picture_1.jpeg)

#### <span id="page-17-0"></span>Therefore, combining [Equation 3](#page-16-0) and [Equation 4,](#page-16-0) and solving for  $R_{\text{EXT}}$ , we get

$$
R_{\text{EXT}} = 400 \, \text{V}_{\text{PROG}} / I_{\text{SC}} \tag{5}
$$

If the  $V_{CL}$  pin is left open, the output short circuit current will default to about 700 mA. At elevated temperatures this current will decrease.

![](_page_17_Figure_6.jpeg)

Only the NPN output  $I_{SC}$  protection is shown. Depending on the polarity of  $V_{DIFF}$ , AMP2 will turn  $I_{DRIVE}$  either on or off.

**Figure 6-3. Simplified Diagram of Current Limit Control**

## **6.8 Thermal Management**

### **6.8.1 Heatsinking**

For some applications, a heat sink may be required with the LMH6321. This depends on the maximum power dissipation and maximum ambient temperature of the application. To accomplish heat sinking, the tabs on DDPAK and SO PowerPAD package may be soldered to the copper plane of a PCB for heatsinking (note that these tabs are electrically connected to the most negative point in the circuit, for example,V<sup>−</sup> ).

Heat escapes from the device in all directions, mainly through the mechanisms of convection to the air above it and conduction to the circuit board below it and then from the board to the air. Natural convection depends on the amount of surface area that is in contact with the air. If a conductive plate serving as a heatsink is thick enough to ensure perfect thermal conduction (heat spreading) into the far recesses of the plate, the temperature rise would be simply inversely proportional to the total exposed area. PCB copper planes are, in that sense, an aid to convection, the difference being that they are not thick enough to ensure perfect conduction. Therefore, eventually we will reach a point of diminishing returns (as seen in [Figure 6-5\)](#page-19-0). Very large increases in the copper area will produce smaller and smaller improvement in thermal resistance. This occurs, roughly, for a 1 inch square of 1 oz copper board. Some improvement continues until about 3 square inches, especially for 2 oz boards and better, but beyond that, external heatsinks are required. Ultimately, a reasonable practical value attainable for the junction to ambient thermal resistance is about 30 °C/W under zero air flow.

<span id="page-18-0"></span>![](_page_18_Picture_0.jpeg)

A copper plane of appropriate size may be placed directly beneath the tab or on the other side of the board. If the conductive plane is placed on the back side of the PCB, it is recommended that thermal vias be used per JEDEC Standard JESD51-5.

#### **6.8.2 Determining Copper Area**

One can determine the required copper area by following a few basic guidelines:

- 1. Determine the value of the circuit's power dissipation,  $P_D$
- 2. Specify a maximum operating ambient temperature,  $T_{A(MAX)}$ . Note that when specifying this parameter, it must be kept in mind that, because of internal temperature rise due to power dissipation, the die temperature, T $_{\rm J}$ , will be higher than T $_{\rm A}$  by an amount that is dependent on the thermal resistance from junction to ambient, θ<sub>JA</sub>. Therefore, T<sub>A</sub> must be specified such that T<sub>J</sub> does not exceed the absolute maximum die temperature of 150°C.
- 3. Specify a maximum allowable junction temperature,  $T_{J(MAX)}$ , which is the temperature of the chip at maximum operating current. Although no strict rules exist, typically one should design for a maximum continuous junction temperature of 100°C to 130°C, but no higher than 150°C which is the absolute maximum rating for the part.
- 4. Calculate the value of junction to ambient thermal resistance,  $\theta_{JA}$
- 5. Choose a copper area that will ensure the specified  $T_{J(MAX)}$  for the calculated  $\theta_{JA}$ .  $\theta_{JA}$  as a function of copper area in square inches is shown in [Figure 6-4.](#page-19-0)

The maximum value of thermal resistance, junction to ambient  $\theta_{JA}$ , is defined as:

$$
\theta_{JA} = (T_{J(MAX)} - T_{A(MAX)}) / P_{D(MAX)}
$$
(6)

#### where

- $T_{J(MAX)}$  = the maximum recommended junction temperature
- $T_{A(MAX)}$  = the maximum ambient temperature in the user's environment
- $P_{D(MAX)}$  = the maximum recommended power dissipation

#### **Note**

The allowable thermal resistance is determined by the maximum allowable heat rise,  $T_{RISE} = T_{J(MAX)}$ - T<sub>A(MAX)</sub> = (θ<sub>JA</sub>) (P<sub>D(MAX)</sub>). Thus, if ambient temperature extremes force T<sub>RISE</sub> to exceed the design maximum, the part must be de-rated by either decreasing P<sub>D</sub> to a safe level, reducing  $\theta_{JA}$ , further, or, if available, using a larger copper area.

#### **6.8.3 Procedure**

1. First determine the maximum power dissipated by the buffer,  $P_{D(MAX)}$ . For the simple case of the buffer driving a resistive load, and assuming equal supplies,  $P_{D(MAX)}$  is given by:

 $P_{D(MAX)} = I_S (2V^+) + V^{+2}/4R_L$  (7)

where

- $\cdot$  I<sub>S</sub> = quiescent supply current
- 2. Determine the maximum allowable die temperature rise,

$$
T_{R(MAX)} = T_{J(MAX)} - T_{A(MAX)} = P_{D(MAX)}\theta_{JA}
$$
\n(8)

3. Using the calculated value of  $T<sub>R(MAX)</sub>$  and  $P<sub>D(MAX)</sub>$  the required value for junction to ambient thermal resistance can be found:

 $\theta_{JA} = T_{R(MAX)} / P_{D(MAX)}$  (9)

4. Finally, using this value for  $\theta_{JA}$  choose the minimum value of copper area from [Figure 6-4.](#page-19-0)

![](_page_19_Picture_1.jpeg)

### <span id="page-19-0"></span>**6.8.4 Example**

Assume the following conditions:

V<sup>+</sup> = V<sup>−</sup> = 15 V, R<sub>L</sub> = 50 Ω, I<sub>S</sub> = 15 mA T<sub>J(MAX)</sub> = 125°C, T<sub>A(MAX)</sub> = 85°C.

- 1. From [Equation 7](#page-18-0)
	- P<sub>D(MAX)</sub> = I<sub>S</sub> (2 V<sup>+</sup>) + V<sup>+2</sup>/4R<sub>L</sub> = (15 mA)(30 V) + 15 V<sup>2</sup>/200 Ω = 1.58 W
- 2. From [Equation 8](#page-18-0)
- $T_{R(MAX)} = 125^{\circ}C 85^{\circ}C = 40^{\circ}C$
- 3. From [Equation 9](#page-18-0)
	- $\theta_{JA} = 40^{\circ}$ C/1.58 W = 25.3°C/W

Examining Figure 6-4, we see that we cannot attain this low of a thermal resistance for one layer of 1 oz copper. It will be necessary to derate the part by decreasing either the ambient temperature or the power dissipation. Other solutions are to use two layers of 1 oz foil, or use 2 oz copper (see [Table 6-1](#page-20-0)), or to provide forced air flow. One should allow about an extra 15% heat sinking capability for safety margin.

![](_page_19_Figure_12.jpeg)

**Figure 6-4. Thermal Resistance (Typical) for 7-L DDPAK Package Mounted on 1 oz. (0.036 mm) PC Board Foil**

![](_page_19_Figure_14.jpeg)

**Figure 6-5. Derating Curve for DDPAK package. No Air Flow**

<span id="page-20-0"></span>![](_page_20_Picture_0.jpeg)

#### Table 6-1. θ<sub>JA</sub> vs. Copper Area and P<sub>D</sub> for DDPAK. 1.0 oz cu Board. No Air Flow. Ambient Temperature = **24°C**

![](_page_20_Picture_297.jpeg)

As seen in the previous example, buffer dissipation in DC circuit applications is easily computed. However, in AC circuits, signal wave shapes and the nature of the load (reactive, non-reactive) determine dissipation. Peak dissipation can be several times the average with reactive loads. It is particularly important to determine dissipation when driving large load capacitance.

A selection of thermal data for the SO PowerPAD package is shown in Table 6-2. The table summarizes  $\theta_{JA}$ for both 0.5 watts and 0.75 watts. Note that the thermal resistance, for both the DDPAK and the SO PowerPAD package is lower for the higher power dissipation levels. This phenomenon is a result of the principle of Newtons Law of Cooling. Restated in term of heatsink cooling, this principle says that the rate of cooling and hence the thermal conduction, is proportional to the temperature difference between the junction and the outside environment (ambient). This difference increases with increasing power levels, thereby producing higher die temperatures with more rapid cooling.

| $I$ alliptiquate $I$ $\sim$                                         |                                   |                                 |
|---------------------------------------------------------------------|-----------------------------------|---------------------------------|
| <b>Copper Area/Vias</b>                                             | $0$ JA at 0.5W<br>$(^{\circ}C/W)$ | 0JA at 0.75W<br>$(^{\circ}C/W)$ |
| 1 Layer = $0.05$ sq. in. (Bottom) + 3 Via Pads                      | 141.4                             | 138.2                           |
| 1 Layer = $0.1$ sq. in. (Bottom) + 3 Via Pads                       | 134.4                             | 131.2                           |
| 1 Layer = $0.25$ sq. in. (Bottom) + 3 Via Pads                      | 115.4                             | 113.9                           |
| 1 Layer = $0.5$ sq. in. (Bottom) + 3 Via Pads                       | 105.4                             | 104.7                           |
| 1 Layer = 1.0 sq. in. (Bottom) + 3 Via Pads                         | 100.5                             | 100.2                           |
| 2 Layer = 0.5 sq. in. (Top)/ 0.5 sq. in. (Bottom) + 33 Via<br>∣Pads | 93.7                              | 92.5                            |
| 2 Layer = 1.0 sq. in. (Top)/ 1.0 sq. in. (Bottom) + 53 Via<br>∣Pads | 82.7                              | 82.2                            |

**Table 6-2. θJA vs. Copper Area and PD for SO PowerPAD. 1.0 oz cu Board. No Airflow. Ambient Temperature = 22°C**

## **6.9 Error Flag Operation**

The LMH6321 provides an open collector output at the EF pin that produces a low voltage when the Thermal Shutdown Protection is engaged, due to a fault condition. Under normal operation, the Error Flag pin is pulled up to V<sup>+</sup> by an external resistor. When a fault occurs, the EF pin drops to a low voltage and then returns to V<sup>+</sup> when the fault disappears. This voltage change can be used as a diagnostic signal to alert a microprocessor of a system fault condition. If the function is not used, the EF pin can be either tied to ground or left open. If this function is used, a 10 kΩ, or larger, pull-up resistor (R<sub>2</sub> in [Figure 6-2](#page-15-0)) is recommended. The larger the resistor the lower the voltage will be at this pin under thermal shutdown. Table 6-3 shows some typical values of  $V_{EF}$  for 10 kΩ and 100 kΩ.

![](_page_20_Picture_298.jpeg)

## $Table 6-3$   $V_{FF}$  vs.  $R_2$

## <span id="page-21-0"></span>**6.10 Single Supply Operation**

If dual supplies are used, then the GND pin can be connected to a hard ground (0 V) (as shown in [Figure 6-2](#page-15-0)). However, if only a single supply is used, this pin must be set to a voltage of one V<sub>BF</sub> ( $\approx$ 0.7 V) or greater, or more commonly, mid rail, by a stiff, low impedance source. This precludes applying a resistive voltage divider to the GND pin for this purpose. Figure 6-6 shows one way that this can be done.

![](_page_21_Figure_4.jpeg)

#### **Figure 6-6. Using an Op Amp to Bias the GND Pin to ½ V<sup>+</sup> for Single Supply Operation**

In Figure 6-6, the op amp circuit pre-biases the GND pin of the buffer for single supply operation.

The GND pin can be driven by an op amp configured as a constant voltage source, with the output voltage set by the resistor voltage divider,  $R_1$  and  $R_2$ . It is recommended that These resistors be chosen so as to set the GND pin to V<sup>+</sup>/2, for maximum common mode range.

#### **6.11 Slew Rate**

Slew rate is the rate of change of output voltage for large-signal step input changes. For resistive load, slew rate is limited by internal circuit capacitance and operating current (in general, the higher the operating current for a given internal capacitance, the faster is the slew rate). Figure 6-7 shows the slew capabilities of the LMH6321 under large signal input conditions, using a resistive load.

![](_page_21_Figure_10.jpeg)

**Figure 6-7. Slew Rate vs. Peak-to-Peak Input Voltage**

![](_page_22_Picture_0.jpeg)

However, when driving capacitive loads, the slew rate may be limited by the available peak output current according to the following expression.

$$
dv/dt = I_{PK}/C_L
$$
 (11)

and rapidly changing output voltages will require large output load currents. For example if the part is required to slew at 1000 V/μs with a load capacitance of 1 nF the current demand from the LMH6321 would be 1A. Therefore, fast slew rate is incompatible with large  $C_L$ . Also, since  $C_L$  is in parallel with the load, the peak current available to the load decreases as  $C_L$  increases.

Figure 6-8 illustrates the effect of the load capacitance on slew rate. Slew rate tests are specified for resistive loads and/or very small capacitive loads, otherwise the slew rate test would be a measure of the available output current. For the highest slew rate, it is obvious that stray load capacitance should be minimized. Peak output current should be kept below 500 mA. This translates to a maximum stray capacitance of 500 pF for a slew rate of 1000 V/μs.

![](_page_22_Figure_6.jpeg)

**Figure 6-8. Slew Rate vs. Load Capacitance**

![](_page_23_Picture_1.jpeg)

## <span id="page-23-0"></span>**7 Device and Documentation Support**

TI offers an extensive line of development tools. Tools and software to evaluate the performance of the device, generate code, and develop solutions are listed below.

## **7.1 Receiving Notification of Documentation Updates**

To receive notification of documentation updates, navigate to the device product folder on [ti.com.](https://www.ti.com) Click on *Subscribe to updates* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document.

## **7.2 Support Resources**

TI E2E™ [support forums](https://e2e.ti.com) are an engineer's go-to source for fast, verified answers and design help — straight from the experts. Search existing answers or ask your own question to get the quick design help you need.

Linked content is provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's [Terms of Use.](https://www.ti.com/corp/docs/legal/termsofuse.shtml)

### **7.3 Trademarks**

PowerPAD™ is a trademark of Texas Instruments. TI E2E™ is a trademark of Texas Instruments. All trademarks are the property of their respective owners.

#### **7.4 Electrostatic Discharge Caution**

![](_page_23_Picture_12.jpeg)

This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

## **7.5 Glossary**

[TI Glossary](https://www.ti.com/lit/pdf/SLYZ022) This glossary lists and explains terms, acronyms, and definitions.

## **8 Mechanical, Packaging, and Orderable Information**

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.

![](_page_24_Picture_0.jpeg)

## **PACKAGING INFORMATION**

![](_page_24_Picture_283.jpeg)

**(1)** The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

**LIFEBUY:** TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

**NRND:** Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

**RoHS Exempt:** TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

**(3)** MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

**(4)** There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

**(5)** Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

**(6)** Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:**The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and

![](_page_25_Picture_0.jpeg)

continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

# **PACKAGE MATERIALS INFORMATION**

**TEXAS NSTRUMENTS** 

\*All dimensions are nominal

www.ti.com 4-Jan-2022

## **TAPE AND REEL INFORMATION**

![](_page_26_Figure_5.jpeg)

![](_page_26_Figure_6.jpeg)

## **QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE**

![](_page_26_Figure_8.jpeg)

![](_page_26_Picture_213.jpeg)

![](_page_27_Picture_0.jpeg)

www.ti.com 4-Jan-2022

# **PACKAGE MATERIALS INFORMATION**

![](_page_27_Figure_4.jpeg)

\*All dimensions are nominal

![](_page_27_Picture_75.jpeg)

![](_page_28_Picture_0.jpeg)

www.ti.com 4-Jan-2022

## **TUBE**

![](_page_28_Figure_5.jpeg)

#### \*All dimensions are nominal

![](_page_28_Picture_91.jpeg)

# **MECHANICAL DATA**

# KTW0007B

![](_page_29_Figure_2.jpeg)

![](_page_29_Picture_3.jpeg)

![](_page_30_Picture_1.jpeg)

# **PACKAGE OUTLINE**

# **DDA0008B PowerPAD™ SOIC - 1.7 mm max height**

PLASTIC SMALL OUTLINE

![](_page_30_Figure_5.jpeg)

#### NOTES:

PowerPAD is a trademark of Texas Instruments.

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
- 2. This drawing is subject to change without notice.
- 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.15 mm per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side.
- 5. Reference JEDEC registration MS-012.

![](_page_30_Picture_13.jpeg)

# **EXAMPLE BOARD LAYOUT**

# **DDA0008B PowerPAD SOIC - 1.7 mm max height** TM

PLASTIC SMALL OUTLINE

![](_page_31_Figure_4.jpeg)

NOTES: (continued)

- 6. Publication IPC-7351 may have alternate designs.
- Solder mask tolerances between and around signal pads can vary based on board fabrication site.
- 8. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature numbers SLMA002 (www.ti.com/lit/slma002) and SLMA004 (www.ti.com/lit/slma004).<br>9. Size of metal pad may vary due to creepage requirement.
- Size of metal pad may vary due to creepage requirement.
- 10. Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented.

![](_page_31_Picture_11.jpeg)

# **EXAMPLE STENCIL DESIGN**

# **DDA0008B PowerPAD SOIC - 1.7 mm max height** TM

PLASTIC SMALL OUTLINE

![](_page_32_Figure_4.jpeg)

NOTES: (continued)

- 11. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 12. Board assembly site may have different recommendations for stencil design.

![](_page_32_Picture_8.jpeg)

## **IMPORTANT NOTICE AND DISCLAIMER**

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to [TI's Terms of Sale](https://www.ti.com/legal/termsofsale.html) or other applicable terms available either on [ti.com](https://www.ti.com) or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2022, Texas Instruments Incorporated